72

POST OFFICE BOX 1443 HOUSTON,

PARAMETER MEASUREMENT INFORMATION

 

 

 

 

 

TWAIT

 

 

 

 

T4

TX

T1

T2

V

T3

T4

T1

 

 

SBCLK

 

 

 

 

 

 

 

 

 

 

 

212

 

 

 

 

 

SBHE

 

 

 

 

 

Valid

 

 

(see Note A)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

SRD

 

 

 

(HIGH)

 

 

 

 

 

 

 

 

 

 

223W

 

 

 

 

 

227W

 

 

 

 

 

 

 

 

 

 

 

SWR

 

 

 

 

 

232

 

 

216

 

 

 

 

 

 

 

 

217

 

 

 

 

 

 

 

 

 

 

 

 

 

 

215

217

SXAL

216

215

216a

SALE

212

SPWS010A±APRIL 1992±REVISED MARCH 1993

NETWORK COMMPROCESSOR

TMS380C26

TEXAS

233

233

212

218

 

SADL0±SADH7,

 

218

219

221

77001

SADH0±SADL7,

 

SPH, SPL

 

(see Note B)

Extended Address

 

SRDY

 

Address

Output Data

208a

237W

 

225W

SDBEN

208b

225WH

 

SDDIR

(HIGH)

NOTES: A. In 8-bit 80x8x mode, SBHE/SRNW is a don't care input during DIO and an inactive (high) output during DMA.

B.In 8-bit 80x8x mode, the most significant byte of the address is maintained on SADH for T2, T3, and T4. The address is maintained according to parameter 21; i.e., held after T4 high.

Figure 34. 80x8x Mode DMA Write Timing

Page 72
Image 72
Texas Instruments TMS380C26 specifications SRD High, SADL0±SADH7, SADH0±SADL7 SPH, SPL, Sddir High