Texas Instruments TMS380C26 SCS, Srsx SRS0, SRS1 Sbhe Siack Srnw Slds, Sdben SDTACK² HI-Z

Models: TMS380C26

1 92
Download 92 pages 8.25 Kb
Page 80
Image 80

TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

SCS, SRSX,

SRS0, SRS1,

SBHE

SIACK

SRNW

SLDS

SDDIR (High)

SDBEN

SDTACK² HI-Z

259

SADH0±SADH7,

SADL0±SADL7, HI-ZSPH, SPL

(see Note A)

Only SCS needs to be Inactive.

All Others are Don't Care.

267

272a

286

273a

 

 

286

 

282R

279

 

 

 

283R

 

276

275

 

 

282a

 

 

255

HI-Z

 

 

 

260

261

 

 

 

 

261a

 

Output Data Valid

HI-Z

²SDTACK is an active-low bus ready signal. It must be asserted before data output.

NOTE A: Internal logic will drive SDTACK high and verify that it has reached a valid high level before three-stating the signal.

Figure 39. 68xxx Interrupt Acknowledge Cycle Timing

80

POST OFFICE BOX 1443 HOUSTON, TEXAS

 

77251±1443

Page 80
Image 80
Texas Instruments TMS380C26 specifications SCS, Srsx SRS0, SRS1 Sbhe Siack Srnw Slds, Sdben SDTACK² HI-Z, 275 282a 255