TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

block diagram and signal descriptions

TMS380C26 has a bus interface to the host system, a bus interface to local memory, and an interface to the physical layer circuitry. As a rule of thumb in the pin nomenclature and descriptions that follow, pin names starting with the letter S attach to the host system bus and pin names starting with the letter M attach to the local memory bus. Active-low signals have names with overbars, e.g., SCS.

SADH0

System

Memory

 

Interface

Interface

SADH7

(SIF)

(MIF)

 

 

SADL0

 

 

SADL7

DIO Control

DRAM Refresh

Bus Control

Local Bus

SPH

DMA Control

Arbitrator

 

Local Bus

SPL

 

Control

SBRLS

 

Local

SINTR/SIRQ

 

Parity Check/

SDDIR

 

Generator

SDBEN

 

 

SALE

 

 

SXAL

 

 

SOWN

 

 

SIACK

 

 

SBCLK

 

 

SRD/SUDS

 

 

SWR/SLDS

 

 

SRDY/SDTACK

 

 

SI/M

 

 

SHLDA/SBGR

 

 

SBHE/SRNW

 

 

SRAS/SAS

 

 

S8/SHALT

 

 

SRESET

 

 

SRS0

 

Clock

SRS1

 

Generator

SRS2/SBERR

 

(CG)

SCS

 

 

SRSX

 

 

SHRQ/SBRQ

 

 

SBBSY

 

Adapter

BTSTRP

 

 

Support

PRTYEN

 

Function

NSELOUT0

 

(ASF)

NSELOUT1

 

Interrupts

 

 

 

Communications

Test Function

 

Processor

 

RCLK/RXC

Protocol Handler (PH):

REDY/CRS

for Token Ring and

WFLT/COLL

Ethernet Interface

RCVR/RXD

 

 

PXTALIN/TXC

 

 

MADH0

MADH7

MADL0

MADL7

MRAS

MCAS

MAXPH

MAXPL

MW

MOE

MDDIR

MAL

MAX0

MAX2

MRESET MROMEN MBEN MBRQ MBGR MACS MBIAEN MREF

OSCIN

OSCOUT

MBCLK1

MBCLK2

SYNCIN

CLKDIV

NMI

EXTINT0

EXTINT3

TEST0

TEST5

XMATCH

XFAIL

FRAQ/TXD NSRT/LPBK WRAP/TXEN DRVR DRVR

Figure 2. TMS380C26 COMMprocessor Block Diagram

4

POST OFFICE BOX 1443 HOUSTON, TEXAS

 

77251±1443

Page 4
Image 4
Texas Instruments TMS380C26 specifications Block diagram and signal descriptions