TMS380C26

NETWORK COMMPROCESSOR

SPWS010A±APRIL 1992±REVISED MARCH 1993

PARAMETER MEASUREMENT INFORMATION

68xxx mode bus arbitration timing, SIF returns control

NO.

 

 

 

 

 

 

 

 

 

PARAMETER

MIN MAX

UNIT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

220²

Delay from SBCLK low in I1 cycle to SAD, SPL, SPH,

 

and

 

high-impedance, bus release

35

ns

SUDS,

SLDS

223b²

Delay from SBCLK low in I1 cycle to

 

 

 

 

 

 

 

 

 

 

 

 

45

ns

SBHE/SRNW high-impedance

224b

Delay from SBCLK low in cycle I2 to

 

 

 

high

25

ns

SOWN

 

 

 

 

 

 

 

 

 

 

 

 

 

 

224d

Delay from SBCLK low in cycle I2 to SDDIR high

30

ns

 

 

 

 

 

 

 

 

 

 

 

 

230

Delay from SBCLK high to either SHRQ low or

 

high

25

ns

SBRQ

 

 

 

 

 

 

 

 

 

 

240²

Setup of

 

 

 

SRNW, and

 

 

control signals high-impedance before

 

no longer low

0

ns

SUDS,

 

SLDS,

SAS

SOWN

² This specification has been characterized to meet stated value.

POST OFFICE BOX 1443 HOUSTON, TEXAS

87

77251±1443

 

Page 87
Image 87
Texas Instruments TMS380C26 specifications 68xxx mode bus arbitration timing, SIF returns control, 240 ² Setup SRNW