Texas Instruments MSP50C614 ±10, ±11, ±12, ±13, ±14, ±15, ±16, ±17, ±18, ±19, ±20, ±21, ±22, ±23

Models: MSP50C614

1 414
Download 414 pages 24.44 Kb
Page 13
Image 13

 

 

Figures

 

5±9

Select Program Folder Dialog

. . 5-10

5±10

Copying Files

. . 5-11

5±11

Setup Complete Dialog

. . 5-12

5±12

Open Screen

. . 5-13

5±13

Project Menu

. . 5-14

5±14

Project Open Dialog

. . 5-14

5±15

File Menu Options

. . 5-15

5±16

MSP50P614/MSP50C614 Code Development Windows

. . 5-16

5±17

RAM Window

. . 5-17

5±18

CPU Window

. . 5-18

5±19

Program Window

. . 5-19

5±20

Hardware Breakpoint Dialog

. . 5-20

5±21

Inspect Dialog

. . 5-21

5±22

Inspect Window

. . 5-21

5±23

I/O Ports Window

. . 5-22

5±24

Debug Menu

. . 5-23

5±25

EPROM Programming Dialog

. . 5-25

5±26

Trace Mode

. . 5-26

5±27

Init Menu Option

. . 5-27

5±28

Options Menu

. . 5-29

5±29

Miscellaneous Dialog

. . 5-29

5±30

Windows Menu Options

. . 5-30

5±31

Context Sensitive Help System

. . 5-31

7±1

100-Pin PJM Mechanical Information

. . . 7-4

7±2

120-Pin Grid Array Package for the Development Device, P614

. . . 7-5

7±3

120 Pin Grid Array (PGA) Package Leads, P614

. . . 7-6

7±4

Speech Development Cycle

. . . 7-8

A±1

MSP50C605 Architecture

. . . A-4

A±2

MSP50C605 Memory Organization

. . . A-5

A±3

MSP50C605 100-Pin PJM Package

. . . A-6

B±1

MSP50C604 Block Diagram

. . . B-4

B±2

MSP50C604 Memory Organization and I/O ports

. . . B-6

B±3

MSP50C604 Slave Mode Signals

. . . B-9

B±4

MSP50C604 64-Pin PJM Package

. . . B-9

Contents xiii

Page 13
Image 13
Texas Instruments MSP50C614 ±10, ±11, ±12, ±13, ±14, ±15, ±16, ±17, ±18, ±19, ±20, ±21, ±22, ±23, ±24, ±25, ±26, ±27, ±28