MCF548x Reference Manual, Rev. 3
Index-12 Freescale Semiconductor
execution units
access 22-11
AESU 22-6, 22-83
AFEU 22-5, 22-67
DEU 22-4, 22-72
MDEU 22-6, 22-77
multifunction data packet descriptors 22-90
multiple assignment 22-11
RNG 22-8, 22-82
memory map 22-8
registers
AESU interrupt mask (AESIMR) 22-54
AESU interrupt status (AESISR) 22-53
AESU reset control (AESRCR) 22-50
AESU status (AESSR) 22-51
AFEU interrupt mask (AFIMR) 22-32
AFEU interrupt status (AFISR) 22-31
AFEU reset control (AFRCR) 22-28
AFEU status (AFSR) 22-29
crypto-channel configuration (CCCRn) 22-19
crypto-channel current descriptor pointer
(CDPRn) 22-27
crypto-channel pointer status (CCPSRn)22-21
data packet descriptor buffer (CDBUFn) 22-28
DEU interrupt mask (DIMR) 22-39
DEU interrupt status (DISR) 22-37
DEU reset control (DRCR) 22-34
DEU status (DSR) 22-35
EU assignment control (EUACR) 22-11
EU assignment status (EUASR) 22-13
fetch (FRn) 22-27
ID (SIDR) 22-16
interrupt control (SICR) 22-14
interrupt mask (SIMR) 22-14
interrupt status (SISR) 22-14
master control (SMCR) 22-17
master error address (MEAR) 22-18
MDEU interrupt mask (MDIMR) 22-44
MDEU interrupt status (MDISR) 22-43
MDEU mode 22-78
MDEU reset control (MDRCR) 22-41
MDEU status (MDSR) 22-41
RNG interrupt mask (RNGIMR) 22-49
RNG interrupt status (RNGISR) 22-48
RNG reset control (RNGRCR) 22-46
RNG status (RNGSR) 22-47
Signals
block diagram 2-2
clock module
clock in (CLKIN) 2-22
debug
breakpoint/test mode select (BKPT/TMS) 2-30
development serial clock/test reset
(DSCLK/TRST)2-29
development serial input/test data input
(DSI/TDI) 2-30
development serial output/test data output
(DSO/TDO) 2-30
processor clock output (PSTCLK) 2-29
processor status debug data (PSTDDATAn)2-29
test clock (TCK) 2-30
DMA
DACKn24-3
DREQn24-3
DMA controller
acknowledge (DACKn)2-28
request (DREQn)2-28
DSPI
chip select (DSPICSn)2-27
peripheral chip select 5/peripheral chip select strobe
(DSPICS5/PCSS) 2-27, 27-3
peripheral chip select/slave select
(DSPICS0/SS) 27-3
peripheral chip select/slave select
(DSPICS0/SS) 2-27
peripheral chip selects 2–3 (DSPICSn)27-3
serial clock (DSPISCK) 2-27, 27-4
serial input (DSPISIN) 27-4
serial output (DSPISOUT) 27-4
synchronous serial input (DSPISIN) 2-27
synchronous serial output (DSPISOUT) 2-26
Ethernet
collision (E0COL, E1COL) 2-25
management data (E0MDIO, E1MDIO) 2-24
management data clock (E0MDC, E1MDC) 2-25
mcarrier receive sense (E0CRS, E1CRS) 2-25
receive clock (E0RXCLK, E1RXCLK) 2-25
receive data (E0RXDn, E1RXDn)2-26
receive data 0 (E0RXD0, E1RXD0) 2-25
receive data valid (E0RXDV, E1RXDV) 2-25
receive error (E0RXER, E1RXER) 2-26
transmit clock (E0TXCLK, E1TXCLK) 2-25
transmit data 0 (E0TXD0, E1TXD0) 2-25
transmit data 1–3 (E0TXDn, E1TXDn)2-25
transmit enable (E0TXEN, E1TXEN) 2-25
transmit error (E0TXER, E1TXER) 2-26
FlexBus
address/data (ADn) 2-16, 17-4
byte select (BE/BWEn)2-18
byte selects (BE/BWEn)17-5
chip select (FBCSn) 2-17, 17-4
output enable (OE) 2-18, 17-5
read/write (R/W) 2-17, 17-4
transfer acknowledge (TA) 2-18, 17-5