Memory Map/Register Definition
MCF548x Reference Manual, Rev. 3
Freescale Semiconductor 9-5

9.3.1.3 Reset Status Register (RSR)

RSR allows the software, particularly the reset exception service routine, to know what type of reset has

been asserted. When a reset signal is asserted, the associated status bit is set, and it maintains its value until

the software explicitly clears the bit.

9.3.1.4 JTAG Device Identification Number (JTAGID)

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
R0000000000000000
W
Reset0000000000000000
1514131211109876543210
R000000000000RST
JTG
0RST
WD
RST
W
Reset0000000000000001
Reg
Addr
MBAR + 0x44

Figure 9-4. Reset Status Register (RSR)

Table 9-4. RSR Field Descriptions

Bits Name Description
31–4 Reserved, should be cleared.
3 RSTJTG JTAG reset asserted. Cleared by writing 1 to this bit position or by external reset.
2 Reserved, should be cleared.
1 RSTWD General purpose watchdog timer reset asserted. Cleared by writing 1 to this bit position or
by external reset.
0 RST External reset (PLL Lock qualification) asserted. Cleared by writing a 1 to this bit position.
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
RJTAGID
W
Reset See Table 9-5
1514131211109876543210
RJTAGID
W
Reset See Table 9-5
Reg
Addr
MBAR + 0x50

Figure 9-5. JTAG Device ID Register (JTAGID)