MCF548x Reference Manual, Rev. 3
10-14 Freescale Semiconductor

10.3.3.7 Arbiter Address Tenure Time Out Register (XARB_ADRTO)

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
R0000000000000000
W
Reset0000000000000000
1514131211109876543210
R000000 TSIZ[0:2] —TBST TT[0:4]
W
Reset0000000000000000
Reg
Addr
MBAR + 0x0254

Figure 10-10. Arbiter Bus Signal Capture Register (XARB_SIGCAP)

Table 10-10. XARB_SIGCAP Field Descriptions

Bits Name Description
31–10 Reserved, should be cleared.
9–7 TSIZ[0:2] TSIZ[0:2]
6 Reserved, should be cleared
5 TBST TBST
4–0 TT TT[0:4]
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
R0000 ADRTO
W
Reset0000111111111111
1514131211109876543210
RADRTO
W
Reset1111111111111111
Reg
Addr
MBAR + 0x0258

Figure 10-11. Arbiter Address Tenure Time Out Register (XARB_ADRTO)