Message Digest Execution Unit (MDEU)
MCF548x Reference Manual, Rev. 3
Freescale Semiconductor 22-41

22.10.2 MDEU Reset Control Register (MDRCR)

This register, shown in Figure 22-29, allows three levels reset of just the MDEU, as defined by the three

self-clearing bits.

Figure 22-29. MDEU Reset Control Register (MDRCR)

Table 22-26 describes MDEU reset control register fields.

22.10.3 MDEU Status Register (MDSR)

This status register, as seen in Figure 22-30, contains 5 bits that reflect the state of the MDEU internal

signals. The MDEU status register is read-only. Writing to this location will result in an address error being

reflected in the MDEU interrupt status register.

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
R00000RIMISR00000000
W
Reset0000000000000000
1514131211109876543210
R0000000000000000
W
Reset0000000000000000
Reg
Addr
MBAR + 0x2C018

Table 22-26. MDEURCR Field Descriptions

Bits Name Description
31-27 — Reserved
26 RI Reset Interrupt. Writing this bit active high causes MDEU interrupts signalling DONE and
ERROR to be reset. It further resets the state of the MDEU interrupt status register.
0 No reset
1 Reset interrupt logic
25 MI Module initialization is nearly the same as software reset, except that the MDEU Interrupt
control register remains unchanged.
0 No reset
1 Reset most of MDEU
24 SR Software reset is functionally equivalent to hardware reset (the RSTI pin), but only for the
MDEU. All registers and internal state are returned to their defined reset state.
0 No reset
1 Full MDEU reset
23-0 — Reserved