MCF548x Reference Manual, Rev. 3
24-10 Freescale Semiconductor

24.3.3.7 DMA Interrupt Pending (DIPR)

24.3.3.8 DMA Interrupt Mask Register (DIMR)

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
R0000000000000000
W
Reset0000000000000000
1514131211109876543210
R TASK
15
TASK
14
TASK
13
TASK
12
TASK
11
TASK
10
TASK
9
TASK
8
TASK
7
TASK
6
TASK
5
TASK
4
TASK
3
TASK
2
TASK
1
TASK
0
W
Reset0000000000000000
Reg
Addr
MBAR +0x8014

Figure 24-8. DMA Interrupt Pending Register (DIPR)

Table 24-7. DIPR Field Descriptions

Bits Name Description
31–16 — Reserved
15–0 TASKnInterrupt Pending. Each bit corresponds to an interrupt source defined by the task number. The
corresponding bit in this register reflects the state of the interrupt signal even if the corresponding
mask bit is set. A bit is cleared by writing a 1 to that bit location; writing a zero has no effect. At
system reset, all bits are initialized to logic zeros.
0 The corresponding interrupt source not pending
1 The corresponding interrupt source pending
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
R0000000000000000
W
Reset1111111111111111
1514131211109876543210
R TASK
15
TASK
14
TASK
13
TASK
12
TASK
11
TASK
10
TASK
9
TASK
8
TASK
7
TASK
6
TASK
5
TASK
4
TASK
3
TASK
2
TASK
1
TASK
0
W
Reset1111111111111111
Reg
Addr
MBAR + 0x8018

Figure 24-9. DMA Interrupt Mask Register (DIMR)