Memory Map/Register Definition
MCF548x Reference Manual, Rev. 3
Freescale Semiconductor 19-35

19.3.3.1.14 Tx FIFO Write Pointer Register (PCITFWPR)

This marks the end of the PCI Comm Bus FIFO Transmit Interface description.

19.3.3.2 Comm Bus FIFO Receive Interface

PCI Rx is controlled by 13 32-bit registers. These registers are located at an offset from MBAR. Register

addresses are relative to this offset.

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
R0000000000000000
W
Reset0000000000000000
1514131211109876543210
R000000000 WritePtr
W
Reset0000000000000000
Reg
Addr
MBAR + 0x8454

Figure 19-33. Tx FIFO Write Pointer Register (PCITFWPR)

Table 19-32. PCITFWPR Field Descriptions

Bits Name Description
31–7 Reserved, should be cleared.
6–0 WritePtr Value is maintained by FIFO hardware and is not normally written by user. It can be adjusted in
special cases, but this disrupts data flow integrity. Value represents the Write address presented
to the FIFO RAM.