CHAPTER 1. GENERAL

1.5PIN CONFIGURATION

1.5.128-Pin Plastic Dip (600 mil), Shrink Dip (400 mil)

(1) Normal operating mode

*

(VPP) NC

RESET P00

P01/SCK P02/SO/SB0 P03/SI P50 P51 P52 P53 P30 P31 P32

VSS

1

 

2

 

3

 

4

 

5

μPD75P402C/CT

6

 

7

 

8

 

9

-

10

CT

 

11

 

12

 

13

 

14

 

μPD75402AC/CT-×××

28 VDD

27 X1

26 X2

25 P12/INT2

24 P10/INT0

23 P23

22 P22/PCL

21 P21

20 P20

19 P63

18 P62

17 P61

16 P60

15 P33

P00 to P03

: Port 0

SCK

: Serial clock input/output

P10, P12

: Port 1

SO/SB0

: Serial output/input/output

P20 to P23

: Port 2

SI

: Serial input

P30 to P33

: Port 3

PCL

: Clock output

P50 to P53

: Port 5

INT0

: External vectored interrupt input

P60 to P63

: Port 6

INT2

: External test input

 

 

X1, X2

: Oscillator pin

 

 

 

: Reset input

 

 

RESET

 

 

 

VDD

: Power supply

 

 

VSS

: Ground

 

 

VPP

: Externally set to GND potential

 

 

NC

: No connection

Remarks Parentheses for the μPD75P402.

*If using the μPD75P402 and the printed circuit board commonly in the μPD75402A, the NC pin is to be set to the GND potential.

6

Page 17
Image 17
NEC PD75402A, PD75P402 user manual General PIN Configuration, Sck, SO/SB0, Vpp Nc