32581C

Signal Definitions

Table 3-2. BGU481 Ball Assignment - Sorted by Ball Number (Continued)

Ball

 

 

I/O

Buffer1

Power

 

 

 

No.

 

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

 

 

D10

 

GPIO1

I/O

INT,

VIO

PMR[23]3

= 0 and

 

 

 

(PU22.5)

O3/5

 

 

PMR[13] = 0

 

 

IOCS1#

O

O3/5

VIO

PMR[23]3

= 0 and

 

 

 

(PU22.5)

 

 

 

PMR[13] = 1

 

 

TFTD12

O

O1/4

VIO

PMR[23]3

= 1

 

 

 

(PU22.5)

 

 

 

 

 

 

D11

 

TRDE#

O

O3/5

VIO

PMR[12] = 0

 

 

GPIO0

I/O

INTS,

VIO

PMR[12] = 1

 

 

 

(PU22.5)

O3/5

 

 

 

 

 

D12

 

VCORE

PWR

---

---

---

 

 

D13

 

VSS

GND

---

---

---

 

 

D14

 

VIO

PWR

---

---

---

 

 

D15

 

VIO

PWR

---

---

---

 

 

D16

 

NC

---

---

---

---

 

 

 

 

 

 

 

 

 

D175, 2

PE

I

INT

VIO

PMR[23]3

= 0 and

 

 

 

(PU22.5

 

 

 

(PMR[27] = 0 and

 

 

 

PD22.5)

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

(PU/PD under soft-

 

 

 

 

 

 

 

ware control.)

 

 

 

 

 

 

 

 

 

 

 

TFTD14

O

O1/4

 

 

PMR[23]3

= 1 and

 

 

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

 

 

 

 

F_C/BE2#

O

O1/4

 

 

PMR[23]3

= 0 and

 

 

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

 

 

 

D18

 

VIO

PWR

---

---

---

 

 

D19

 

VSS

GND

---

---

---

 

 

D20

5, 2

PD2

I/O

IN ,

V

IO

PMR[23]

3

= 0 and

 

 

 

T

 

 

 

 

 

 

O14/14

 

 

(PMR[27] = 0 and

 

 

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

 

 

 

 

TFTD8

O

O1/4

 

 

PMR[23]3

= 1 and

 

 

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

 

 

 

 

F_AD2

O

O14/14

 

 

PMR[23]3

= 0 and

 

 

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

 

 

 

 

D21

5, 2

ERR#

I

IN ,

V

IO

PMR[23]

3

= 0 and

 

 

 

T

 

 

 

 

 

 

O1/4

 

 

(PMR[27] = 0 and

 

 

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

 

 

 

 

TFTD4

O

O1/4

 

 

PMR[23]3

= 1 and

 

 

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

 

 

 

 

F_C/BE0#

O

O1/4

 

 

PMR[23]3

= 0 and

 

 

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

 

D225, 2

AFD#/DSTRB#

O

O14/14

VIO

PMR[23]3

= 0 and

 

 

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

 

 

 

 

TFTD2

O

O1/4

 

 

PMR[23]3

= 1 and

 

 

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

 

 

 

 

INTR_O

O

O14/14

 

 

PMR[23]3

= 0 and

 

 

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

 

 

 

D23

 

VIO

PWR

---

---

---

 

 

D24

 

NC

---

---

---

---

 

 

 

 

 

 

 

 

 

 

 

D25

 

VSS

GND

---

---

---

 

 

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

D26

INTA#

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

D27

AVCCUSB

PWR

---

---

---

D28

GPIO6

I/O

INTS,

VIO

PMR[18] = 0 and

 

 

(PU22.5)

O1/4

 

PMR[8] = 0

 

DTR2#/BOUT2

O

O1/4

 

PMR[18] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 0

 

IDE_IOR1#

O

O1/4

 

PMR[18] = 0 and

 

 

(PU22.5)

 

 

PMR[8] = 1

 

SDTEST5

O

O2/5

 

PMR[18] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 1

D29

SOUT2

O

O8/8

VIO

---

 

CLKSEL2

I

INSTRP

 

Strap (See Table 3-

 

 

(PD100)

 

 

4 on page 44.)

D30

TDP

I/O

Diode

---

---

 

 

 

 

 

 

D31

TDN

I/O

WIRE

VIO

---

E1

AD16

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A16

O

OPCI

 

 

E2

AD19

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A19

O

OPCI

 

 

E3

AD18

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A18

O

OPCI

 

 

E4

DEVSEL#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

BHE#

O

OPCI

 

 

E28

SIN2

I

INTS

VIO

PMR[28] = 0

 

SDTEST3

O

O2/5

 

PMR[28] = 1

E29

TRST#

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

E30

TDO

O

OPCI

VIO

---

E31

TCK

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

F1

TRDY#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D13

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

F2

IRDY#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D14

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

F3

C/BE2#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D10

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

F4

AD17

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A17

O

OPCI

 

 

F28

TMS

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

32

AMD Geode™ SC3200 Processor Data Book

Page 32
Image 32
AMD SC3200 manual Buffer1 Power Signal Name