List of Figures

32581C

 

 

List of Figures

Figure 1-1.

Block Diagram

. 13

Figure 3-1.

Signal Groups

. 25

Figure 3-2.

BGU481 Ball Assignment Diagram

. 28

Figure 4-1.

WATCHDOG Block Diagram

. 77

Figure 4-2.

Clock Generation Block Diagram

. 81

Figure 4-3.

Recommended Oscillator External Circuitry

. 82

Figure 5-1.

SIO Block Diagram

. 87

Figure 5-2.

Detailed SIO Block Diagram

. 89

Figure 5-3.

Structure of the Standard Configuration Register File

. 90

Figure 5-4.

Standard Configuration Registers Map

. 92

Figure 5-5.

Recommended Oscillator External Circuitry

103

Figure 5-6.

External Oscillator Connections

104

Figure 5-7.

Divider Chain Control

104

Figure 5-8.

Power Supply Connections

106

Figure 5-9.

Typical Battery Configuration

106

Figure 5-10.

Typical Battery Current: Battery Backed Power Mode @ TC = 25°C

106

Figure 5-11.

Typical Battery Current: Normal Operation Mode

106

Figure 5-12.

Interrupt/Status Timing

108

Figure 5-13.

Bit Transfer

119

Figure 5-14.

Start and Stop Conditions

119

Figure 5-15.

ACCESS.bus Data Transaction

120

Figure 5-16.

ACCESS.bus Acknowledge Cycle

120

Figure 5-17.

A Complete ACCESS.bus Data Transaction

121

Figure 5-18.

UART Mode Register Bank Architecture

129

Figure 5-19.

IRCP/SP3 Register Bank Architecture

133

Figure 6-1.

Core Logic Module Block Diagram

140

Figure 6-2.

Non-PostedFast-PCI to ISA Access

146

Figure 6-3.

PCI to ISA Cycles with Delayed Transaction Enabled

147

Figure 6-4.

ISA DMA Read from PCI Memory

148

Figure 6-5.

ISA DMA Write to PCI Memory

148

Figure 6-6.

PCI Change to Sub-ISA and Back

150

Figure 6-7.

PIT Timer

152

Figure 6-8.

PIC Interrupt Controllers

153

Figure 6-9.

PCI and IRQ Interrupt Mapping

154

Figure 6-10.

SMI Generation for NMI

155

Figure 6-11.

General Purpose Timer and UDEF Trap SMI Tree Example

163

Figure 6-12.

PRD Table Example

167

Figure 6-13.

AC97 V2.0 Codec Signal Connections

168

Figure 6-14.

Audio SMI Tree Example

170

Figure 6-15.

Typical Setup

171

Figure 7-1.

Video Processor Block Diagram

310

Figure 7-2.

NTSC 525 Lines, 60 Hz, Odd Field

312

Figure 7-3.

NTSC 525 Lines, 60 Hz, Even Field

312

Figure 7-4.

VIP Block Diagram

313

Figure 7-5.

Capture Video Mode Bob Example Using One Video Frame Buffer

315

AMD Geode™ SC3200 Processor Data Book

5

Page 5
Image 5
AMD SC3200 External Oscillator Connections, Divider Chain Control, Power Supply Connections, Typical Battery Configuration