Electrical Specifications

32581C

 

 

t2CYC

tCYCtCYC

t2CYC

IDE_IRDY0 (DSTROBE0) at device

tDVS tDVH

tDVS

t

 

 

DVH

tDVH

IDE_DATA[15:0] at device

IDE_IRDY0 (DSTROBE0) at host

tDH

tDS

 

tDH

tDS

 

tDH

 

 

IDE_DATA[15:0] at host

Note: IDE_DATA[15:0] and IDE_IRDY[0:1] (DSTROBE[0:1]) signals are shown at both the host and the device to emphasize that cable settling time and cable propagation delay do not allow the data signals to be considered sta- ble at the host until a certain amount of time after they are driven by the device.

Figure 9-28. Sustained UltraDMA Data In Burst Timing Diagram

AMD Geode™ SC3200 Processor Data Book

391

Page 391
Image 391
AMD SC3200 manual IDEIRDY0 DSTROBE0 at device, IDEDATA150 at device IDEIRDY0 DSTROBE0 at host, IDEDATA150 at host