Signal Definitions

32581C

Table 3-2. BGU481 Ball Assignment - Sorted by Ball Number (Continued)

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

C15

VSS

GND

---

---

---

C16

AVSSPLL2

GND

---

---

---

C175,2

SLCT

I

INT

VIO

PMR[23]3 = 0 and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

TFTD15

O

O1/4

 

PMR[23]3 = 1 and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

F_C/BE3#

O

O1/4

 

PMR[23]3 = 0 and

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

C18

PD4

I/O

INT,

VIO

PMR[23]3 = 0 and

 

 

 

O14/14

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

TFTD10

O

O1/4

 

PMR[23]3 = 1 and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

F_AD4

O

O14/14

 

PMR[23]3 = 0 and

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

C195,2

PD5

I/O

INT,

VIO

PMR[23]3 = 0 and

 

 

 

O14/14

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

TFTD11

O

O1/4

 

PMR[23]3 = 1 and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

F_AD5

O

O14/14

 

PMR[23]3 = 0 and

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

C205,2

PD3

I/O

INT,

VIO

PMR[23]3 = 0 and

 

 

 

O14/14

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

TFTD9

O

O1/4

 

PMR[23]3 = 1 and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

F_AD3

O

O14/14

 

PMR[23]3 = 0 and

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

C215,2

PD0

I/O

INT,

VIO

PMR[23]3 = 0 and

 

 

 

O14/14

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

TFTD6

O

O1/4

 

PMR[23]3 = 1 and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

F_AD0

O

O14/14

 

PMR[23]3 = 0 and

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

C22

VIO

PWR

---

---

---

C23

NC

---

---

---

---

 

 

 

 

 

 

C24

NC

---

---

---

---

 

 

 

 

 

 

C25

VIO

PWR

---

---

---

C26

INTB#

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

C27

AVSSUSB

GND

---

---

---

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

C28

GPIO9

I/O

INTS,

VIO

PMR[18] = 0 and

 

 

(PU22.5)

O1/4

 

PMR[8] = 0

 

DCD2#

I

INTS

 

PMR[18] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 0

 

IDE_IOW1#

O

O1/4

 

PMR[18] = 0 and

 

 

(PU22.5)

 

 

PMR[8] = 1

 

SDTEST2

O

O2/5

 

PMR[18] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 1

C29

VIO

PWR

---

---

---

C30

GPIO7

I/O

INTS,

VIO

PMR[17] = 0 and

 

 

(PU22.5)

O1/4

 

PMR[8] = 0

 

RTS2#

O

O1/4

 

PMR[17] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 0

 

IDE_DACK1#

O

O1/4

 

PMR[17] = 0 and

 

 

(PU22.5)

 

 

PMR[8] = 1

 

SDTEST0

O

O2/5

 

PMR[17] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 1

C31

GPIO8

I/O

INTS,

VIO

PMR[17] = 0 and

 

 

(PU22.5)

O8/8

 

PMR[8] = 0

 

CTS2#

I

INTS

 

PMR[17] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 0

 

IDE_DREQ1

I

INTS1

 

PMR[17] = 0 and

 

 

(PU22.5)

 

 

PMR[8] = 1

 

SDTEST4

O

O2/5

 

PMR[17] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 1

D1

AD21

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A21

O

OPCI

 

 

D2

AD22

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A22

O

OPCI

 

 

D3

AD20

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A20

O

OPCI

 

 

D4

AD27

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

D3

I/O

INPCI,

 

 

 

 

 

OPCI

 

 

D5

AD31

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

D7

I/O

INPCI,

 

 

 

 

 

OPCI

 

 

D6

PCICLK1

O

OPCI

VIO

---

 

LPC_ROM

I

INSTRP

 

Strap (See Table 3-

 

 

(PD100)

 

 

4 on page 44.)

D7

VSS

GND

---

---

---

D8

FRAME#

I/O

INPCI,

VIO

---

 

 

(PU22.5)

OPCI

 

 

D9

IOR#

O

O3/5

VIO

PMR[21] = 0 and

 

 

 

 

 

PMR[2] = 0

 

 

 

 

 

 

 

DOCR#

O

O3/5

 

PMR[21] = 0 and

 

 

 

 

 

PMR[2] = 1

 

 

 

 

 

 

 

GPIO14

I/O

INTS,

 

PMR[21] = 1 and

 

 

(PU22.5)

O3/5

 

PMR[2] = 1

AMD Geode™ SC3200 Processor Data Book

31

Page 31
Image 31
AMD SC3200 manual Slct