Electrical Specifications

32581C

 

 

IDE_DREQ0 (device)

 

 

 

 

 

tMLI

IDE_DACK0#

 

 

 

 

 

 

 

 

(host)

tLI

 

tLI

 

 

 

tACK

 

 

 

 

 

 

 

 

 

 

 

 

 

IDE_IOW0# (STOP0#)

 

(host)

tACK

 

tLI

IDE_IOR0# (HDMARDY0#)

(host)

IDE_IRDY0 (DSTROBE0) (device)

IDE_DATA[15:0] (device)

IDE_CS[0:1]# IDE_ADDR[2:0]

tSS

tIORDZ

 

 

 

tZAH

tDVS

tDVH

tAZ

 

 

CR

tACK

Note: The definitions for the IDE_IOW[0:1]# (STOP[0:1]#), IDE_IOR[0:1]# (HDMARDY[0:1]#), and IDE_IRDY[0:1] (DSTROBE[0:1]) signal lines are no longer in effect after IDE_DREQ[0:1] and IDE_DACK[0:1]# are de-asserted.

Figure 9-30. Device Terminating an UltraDMA Data In Burst Timing Diagram

AMD Geode™ SC3200 Processor Data Book

393

Page 393
Image 393
AMD manual IDEDREQ0 device, IDEIOW0# STOP0#, AMD Geode SC3200 Processor Data Book 393