Publication ID 32581C
AMD Geode SC3200 Processor Data Book
Advanced Micro Devices, Inc. All rights reserved
Contacts Trademarks
Contents
Core Logic Module
Electrical Specifications
Package Specifications
Video Processor Module
Typical Battery Current Normal Operation Mode
Power Supply Connections
Typical Battery Configuration
ACCESS.bus Data Transaction
316
Multiword DMA Data Transfer Timing Diagram 388
Fast IR MIR and FIR Timing Diagram 405
360
412
410
411
413
32581C
Parallel Port Configuration Register
Serial Ports 1 and 2 Configuration Register
ACB1 and ACB2 Configuration Register
System Power States
164
Banks 0 and 1 Common Control and Status Registers 116
117
165
F2BAR4+I/O Offset IDE Controller Configuration Registers
Pciusb USB PCI Configuration Register Summary
F0BAR0+I/O Offset Gpio Configuration Registers
F3 PCI Header Registers for Audio Configuration
387
383
385
Jtag Timing Parameters 418 QJC ×C/W 421
Core Logic
General Description
Video Processor
SuperI/O
GX1 Processor Module
Features
General Features
Video Processor Module
Other Features
Nand Eeprom
SuperI/O Module
32581C
GX1 Module
Memory Controller
Architecture Overview 32581C
Width Memory Offset Bits Type Name/Function Reset Value
SC3200 Memory Controller Register Summary
SC3200 Memory Controller Registers
MCMEMCNTRL2 R/W
Rsvd Reserved. Write as 0070h
Bit Description GXBASE+8408h-840Bh
Mcbankcfg R/W
Rsvd Reserved. Write as GXBASE+840Ch-840Fh
Mcgbaseadd R/W
Mcdradd R/W
Mcdracc R/W
1 GX1 Module Interface
Fast-PCI Bus
Display
Video Input Port
Power-On Reset
Clock, Timers, and Reset Logic
Reset Logic
System Reset
32581C
Interface
ACCESS.bus
System
Memory
USB
Signal Definitions Legend
Ball Assignments
Mnemonic Definition
AMD Geode
Configuration
BGU481 Ball Assignment Sorted by Ball Number
RD#
Slct
Buffer1 Power Signal Name
STOP# Inpci
GPIO35 Inpci
PWR AD0 Inpci
SDCLK1
AF1 IRQ14
SDCLK0
MA7
BGU481 Ball Assignment Sorted Alphabetically by Signal Name
32581CSignal Definitions
Signal Name Ball No
FSTOP#
PD4
Vpckin
Nominal External PU/PD Strap Settings
Strap Options
Strap Options
Default Alternate Ball No Signal Configuration
Multiplexing Configuration
Two-Signal/Group Multiplexing
TFT, PCI, GPIO, System
Internal Test
Three-Signal/Group Multiplexing
ACCESS.bus
AC97 Fpci Monitoring
AB1 Gpio
Gpio PCI2
TFT3
IDE2
Four-Signal/Group Multiplexing
Maximum Core Clock Multiplier. These strap signals
Signal Descriptions
Signal Name Ball No Type Description Mux
Boot ROM is 16 Bits Wide. This strap signal enables
Memory Interface Signals
Column Address Strobe. RAS#, CAS#, WE# and CKE
Video Port Interface Signals
Video Port Clock Input. The clock input from
TFT Interface Signals
ACCESS.bus Interface Signals
PCI Bus Interface Signals
Multiplexed Command and Byte Enables. During
Multiplexed Address and Data. a bus transaction con
TRDY#
FRAME#
IRDY#
STOP#
BHE#
LOCK#
DEVSEL#
SERR#
VIP
REQ1#
REQ0#
USB
Sub-ISA Interface Signals
IDE Chip Selects 0 and 1. These signals are used to
Low Pin Count LPC Bus Interface Signals
IDE Interface Signals
IDE I/O Read Channels 0 and 1. IDEIOR0# is the read
Universal Serial Bus USB Interface Signals
Serial Ports UARTs Interface Signals
Data Terminal Ready Outputs. When low, indicate to
Parallel Port Interface Signals
FFRAME#
Fast Infrared IR Port Interface Signals
STB#/WRITE#
IRRX1 AK8
14 AC97 Audio Interface Signals
Serial Bus Synchronization. This bit is asserted to syn
Suspend Power Plane Control 1 and 2. Control signal
Power Management Interface Signals
General Purpose Wakeup I/Os. These signals each
KHz Output Clock
Gpio Interface Signals
Fast-PCI Bus Monitoring Signals. When enabled, this
Debug Monitoring Interface Signals
Jtag Interface Signals
System Management Interrupt. This is the input to
Memory Internal Test Signals. These signals are used
Test and Measurement Interface Signals
PLL6, PLL5 and PLL2 Bypass. These signals are used
Thermal Diode Positive / Negative. These signals are
Power, Ground and No Connections1
General Configuration Block 32581C
Configuration Block Addresses
General Configuration Block Register Summary
Offset Width Bits Type Name Reset Value Reference
PMR27
Ball # Internal Test Signals Name Add’l Dependencies
Other Signal Add’l Dependencies
Fpcimon
Ball # IDE Signals Gpio and TFT Signals Name
Bit
PP/ACB1/FPCI
TFT Name Add’l Dependencies
Ball # Gpio Signals LPC Signals Name Add’l Dependencies
Rsvd Reserved. Write to
32581CGeneral Configuration Block
Reserved
Bit Description
Offset 39h-3Bh
Interrupt Selection Register Intsel R/W Reset Value 00h
Reset Value xxh
Offset 3Ch
Watchdog Timer
Functional Description
3describes the Watchdog registers
Watchdog Registers
Watchdog Interrupt
Usage Hints
Watchdog Status Register Wdsts R/WC Reset Value 00h
High-Resolution Timer
High-Resolution Timer Registers
Offset 05h-07h
Tmen Timer Interrupt Enable
Reset Value xxxxxxxxh
Tmclksel Timer Clock Select
Bit Description Offset 08h-0Bh
Clock Generation Block Diagram
Clock Generators and PLLs
1 27 MHz Crystal Oscillator
Crystal Oscillator Circuit Components
Component Parameters Values Tolerance
Core Clock Frequency
2 GX1 Module Core Clock
Internal Fast-PCI Clock
Strapped Core Clock Frequency
SuperI/O Clocks
Core Logic Module Clocks
Video Processor Clocks
Clock Generator Configuration
Clock Registers
8describes the registers of the clock generator and PLL
1514
Outstanding Features
ISA
AB1C AB1D AB2C AB2D
Serial Port 3 / Infrared IR Communication Port
PC98 and Acpi Compliant
Serial Port
System Wakeup Control SWC
Access
Internal Internal Signals
Module Architecture
Index-Data Register Pair
Configuration Structure / Access
SIO Configuration Options
LDN Assignments
Default Configuration Setup
Address Decoding
Logical Device Control and Configuration Registers
Standard Configuration Registers
SIO Control and Configuration Registers
Standard Logical Device Configuration Registers
Standard Configuration Registers
Index F0h-FEh Logical Device Configuration R/W
32581CSuperI/O Module
DMA Channel Select 1 R/W
Index Type Name Power Rail Reset Value
SIO Control and Configuration Registers
SIO Control and Configuration Register Map
SID. SIO ID
Logical Device Control and Configuration
Relevant RTC Configuration Registers
RTC Configuration Registers
Relevant SWC Registers
LDN 01h System Wakeup Control
Base Address MSB register
10. IRCP/SP3 Configuration Register
Relevant IRCP/SP3 Registers
11. Relevant Serial Ports 1 and 2 Registers
12. Serial Ports 1 and 2 Configuration Register
Serial Ports 1 and 2 Configuration register
LDN 03h and 08h Serial Ports 1
ACB1 and ACB2 Configuration register
14. ACB1 and ACB2 Configuration Register
LDN 05h and 06h ACCESS.bus Ports 1
13. Relevant ACB1 and ACB2 Registers
16. Parallel Port Configuration Register
15. Relevant Parallel Port Registers
Bus Interface
X32I External X32O Battery = 0.1 μF
Real-Time Clock RTC
RTC Clock Generation
Oscillator Startup
Signal Parameters
External Elements
External Oscillator
Daylight Saving
Alarms
Timekeeping Data Format
Leap Years
Power Supply
RTC
BT1
18. System Power States
Battery-Backed RAMs and Registers
Interrupt Handling
108
20. RTC Registers
RTC Registers
19. RTC Register Map
Index Type Name
Index 05h Hours Alarm Register Hora R/W
Index 04h Hours Register HOR R/W
110
Index Programmable Century Register CEN R/W
Index Programmable Month Alarm Register Mona R/W
Index 0Ch RTC Control Register C CRC RO
AMD Geode SC3200 Processor Data Book 111
23. BCD and Binary Formats
21. Divider Chain Control / Test Selection
22. Periodic Interrupt Rate Encoding
Rate Select Periodic Interrupt Divider Rate ms Chain Output
RTC General-Purpose RAM Map 24. Standard RAM Map
0Eh 7Fh Battery-backed general-purpose Byte RAM
00h 7Fh Battery-backed general-purpose Byte RAM
25. Extended RAM Map
System Wakeup Control SWC
Event Detection
26. Time Range Limits for Ceir Protocols
Type Name Value
SWC Registers
27. Banks 0 and 1 Common Control and Status Register Map
Offset Type Name Value
29. Banks 0 and 1 Common Control and Status Registers
30. Bank 1 Ceir Wakeup Configuration and Control Registers
Ceir Pulse Change, Range 1, High Limit
Bit Description Ceir Wakeup Range 1 Registers
Bank 1, Offset 0Ah IRWTR1L Register R/W
Ceir Wakeup Range 2 Registers
ABD ABC
ACCESS.bus Interface
Data Transactions
AMD Geode SC3200 Processor Data Book 119
Acknowledge ACK Cycle
ABD MSB
ABC ACK
Arbitration on the Bus
Master Mode
Acknowledge After Every Byte Rule
Addressing Transfer Formats
Master Receive
Sending the Address Byte
Master Transmit
Master Stop
Slave Mode
Configuration
ACB Registers
31. ACB Register Map
32. ACB Registers
MASTER. RO
EN Enable
Reserved Inten Interrupt Enable
Saen Slave Address Enable
Stop Stop
33. Parallel Port Register Map for First Level Offset
Legacy Functional Blocks
Parallel Port
34. Parallel Port Register Map for Second Level Offset
Bits
35. Parallel Port Bit Map for First Level Offset
36. Parallel Port Bit Map for Second Level Offset
128
Uart Functionality SP1 and SP2
Type Name
40. Bank 2 Register Map
38. Bank Selection Encoding
39. Bank 1 Register Map
41. Bank 3 Register Map
Register Bits
42. Bank 0 Bit Map
43. Bank 1 Bit Map
Register Bits Offset
44. Bank 2 Bit Map
45. Bank 3 Bit Map
132
IRCP/SP3 Register and Bit Maps
3.1 IR/SP3 Mode Register Bank Overview
46. Bank 0 Register Map
01h Register Throughout Offset 00h All Banks
49. Bank 2 Register Map
47. Bank Selection Encoding
48. Bank 1 Register Map
BSR Bits Bank Selected Functionality
50. Bank 3 Register Map
51. Bank 4 Register Map
52. Bank 5 Register Map
53. Bank 6 Register Map
54. Bank 7 Register Map
55. Bank 0 Bit Map
58. Bank 3 Bit Map
56. Bank 1 Bit Map
57. Bank 2 Bit Map
59. Bank 4 Bit Map
60. Bank 5 Bit Map
61. Bank 6 Bit Map
62. Bank 7 Bit Map
Feature List
Video Processor Interface
Config
Integrated Audio
Low Pin Count LPC Interface
Fast-PCI Interface to External PCI Bus
Pserial Interface
IDE Controller
IDE Configuration Registers
PIO Mode
Video Retrace Interrupt
Physical Region Descriptor Format
Stop
UltraDMA/33 Signal Definitions
UltraDMA/33 Mode
DMARDY# Strobe Ideiordy
IOCS0#/IOCS1#
Universal Serial Bus
Sub-ISA Bus Interface
Docw
Sub-ISA Support of Delayed PCI Transactions
Sub-ISA Bus Cycles
146
FRAME# IRDY# TRDY# STOP# Bale ISA RD#, IOR#
5.4 I/O Recovery Delays
REQ# GNT#
Sub-ISA Bus Data Steering
ISA DMA
148
ROM Interface
PCI and Sub-ISA Signal Cycle Multiplexing
Cycle Multiplexed PCI / Sub-ISA Balls
PCI
DMA Controller
FRAME# TRDY#, IRDY#
ROMCS#, DOCCS# IOCS0#, IOCS1# PAR DEVSEL#,STOP#
DMA Channels
DMA Transfer Types
DMA Transfer Modes
DMA Controller Registers
DMA Priority
DMA Page Registers and Extended Addressing
Programmable Interval Timer
DMA Addressing Capability
DMA Address Generation
Master
PIC Interrupt Mapping
Programmable Interrupt Controller
Mapping
PIC Shadow Register
PIC Interrupt Sequence
PIC I/O Registers
PCI Compatible Interrupts
7.1 I/O Port 092h System Control
Fast Keyboard Gate Address 20 and CPU Reset
Keyboard Support
7.2 I/O Port 061h System Control
Power Management Logic
Wakeup Events Capability
Power Planes Control Signals vs Sleep States
Power Planes vs. Sleep/Global States
Power Management Events
Thermal Monitoring
Power Button
Power Button Override
AMD Geode SC3200 Processor Data Book 159
APM Support
Power Management Programming
CPU Power Management
Suspend Modulation
Volt Suspend
Save-to-Disk
AMD Geode SC3200 Processor Data Book 161
General Purpose Timers
Peripheral Power Management
Device Idle Timers and Traps
Acpi Timer Register
Power Management SMI Status Reporting Registers
Module
F1BAR0+I/O
Located at F0 Index xxh Unless Otherwise Noted
Device Power Management Programming Summary
Power Management Programming Summary
F1BAR0+I/O
Gpio Interface
Integrated Audio
Audio Data Buffer
11. Physical Region Descriptor Format
Byte
Size
PRD1 PRD2
PRD3
12.2 AC97 Codec Interface
Codec Configuration/Control Registers
Codec Command Register
Codec Gpio Status and Control Registers
VSA Technology
Trap SMI Enable Register
VSA Technology Support Hardware
Audio SMI Related Registers
Module Core Logic Module
Internal IRQ Control Register
IRQ Configuration Registers
Internal IRQ Enable Register
LPC Interface
12. Cycle Types
PCI Configuration Space and Access Methods
13. PCI Configuration Address Register 0CF8h
Register Descriptions
Ter’s reset values and page references where the bit for
Register Summary
Mats are found
Width Reset Reference F0 Index Bits
Core Logic Module Register Summary 32581C
AMD Geode SC3200 Processor Data Book 175
32581CCore Logic Module Register Summary
176
F0BAR0+
15. F0BAR0 Gpio Support Registers Summary
16. F0BAR1 LPC Support Registers Summary
F0BAR1+
18. F1BAR0 SMI Status Registers Summary
F1BAR0+
19. F1BAR1 Acpi Support Registers Summary
F1BAR1+
AMD Geode SC3200 Processor Data Book 179
Width Reset Reference F2 Index Bits
180
22. F3 PCI Header Registers for Audio Support Summary
Width Reset Reference F3 Index Bits
21. F2BAR4 IDE Controller Support Registers Summary
F2BAR4+
F3BAR0+
Width Reset
23. F3BAR0 Audio Support Registers Summary
182
F5BAR0+
Width Reset Reference F5 Index Bits
25. F5BAR0 I/O Control Support Registers Summary
AMD Geode SC3200 Processor Data Book 183
Pciusb
26. Pciusb USB PCI Configuration Register Summary
Name Reset Value
Width Reference Index Bits
27. Usbbar USB Controller Registers Summary
USBBAR0
AMD Geode SC3200 Processor Data Book 185
28. ISA Legacy I/O Register Summary
DMA Page Registers Table
186
Programmable Interrupt Controller Registers Table
Programmable Interval Timer Registers Table
Port Type Name Reference
Keyboard Controller Registers Table
Chipset Register Space
Bridge, GPIO, and LPC Registers Function
General Remarks
Index 06h-07h PCI Status Register R/W
Data Parity Detected. This bit is set when
AMD Geode SC3200 Processor Data Book 189
Index 09h-0Bh
Index 0Eh PCI Header Type RO Reset Value 80h
Bit Description Index 08h
Index 0Ch
PCI Subtractive Decode
AMD Geode SC3200 Processor Data Book 191
Index 43h
Reset Control Register R/W Reset Value 01h
Index 42h
192
Index 47h
Index 45h
Index 46h
AMD Geode SC3200 Processor Data Book 193
PIT Software Reset
Reset Value FFFFFFFFh
Reset Value 7Bh
PIT Counter 1 Enable
ROM/AT Logic Control Register R/W Reset Value 98h
Generate SMI on A20M# Toggle
AMD Geode SC3200 Processor Data Book 195
Index 5Bh Decode Control Register 2 R/W
Bit Description Index 54h-59h
Index 5Ah
196
INTD# Ball AA2 Target Interrupt
INTB# Ball C26 Target Interrupt
INTA# Ball D26 Target Interrupt
INTC# Ball C9 Target Interrupt
198
Index 73h
Index 72h
Chip Select 1 Positive Decode IOCS1#
Index 76h
DiskOnChip Chip Select Positive Decode DOCCS#
Index 7Ch-7Fh DOCCS# Control Register R/W
3127
200
Index 81h Power Management Enable Register 2 R/W
AMD Geode SC3200 Processor Data Book 201
202
Parallel/Serial Access Trap
Power Management Enable Register 3 R/W Reset Value 00h
Keyboard/Mouse Access Trap
AMD Geode SC3200 Processor Data Book 203
Index 83h Power Management Enable Register 4 R/W
Floppy Disk Access Trap
Primary Hard Disk Access Trap
204
Index 84h Second Level PME/SMI Status Mirror Register 1 RO
AMD Geode SC3200 Processor Data Book 205
206
AMD Geode SC3200 Processor Data Book 207
Index 88h General Purpose Timer 1 Count Register R/W
208
Re-trigger General Purpose Timer 1 on Floppy Disk Activity
AMD Geode SC3200 Processor Data Book 209
Index 8Bh General Purpose Timer 2 Control Register R/W
Index 8Dh Video Speedup Timer Count Register R/W
210
Index 8Fh-92h
Index 93h
AMD Geode SC3200 Processor Data Book 211
Index 98h-99h
Index 9Ah-9Bh Floppy Disk Idle Timer Count Register R/W
Index 97h
212
Index A6h-A7h Video Idle Timer Count Register R/W
Index A8h-A9h Video Overflow Count Register R/W
Index B0h-B3h
Index AEh CPU Suspend Command Register WO
Index AFh Suspend Notebook Command Register WO
Index B4h
Index B9h PIC Shadow Register RO
Index BAh PIT Shadow Register RO
AMD Geode SC3200 Processor Data Book 215
Index BDh-BFh
Index BCh Clock Stop Control Register R/W Reset Value 00h
Reserved. Set to CPU Clock Stop
Index C0h-C3h
Index CDh
Bit Description Index CCh
Mask
Index CEh
Index F5h Second Level PME/SMI Status Register 2 RC
Index EDh-F3h
Index F4h
218
Index F6h Second Level PME/SMI Status Register 3 RC
AMD Geode SC3200 Processor Data Book 219
Index F7h Second Level PME/SMI Status Register 4 RC
220
Index F8h-FFh
Gpio Support Registers
30. F0BAR0+I/O Offset Gpio Configuration Registers
I/O mapped registers accessed through F0BAR0
Ration registers are located. -29gives the bit formats
Offset 14h-17h GPDI1 Gpio Data In 1 Register RO
F0BAR0+I/O Offset 18h is set, this edge generates a PME
AMD Geode SC3200 Processor Data Book 223
Bank
224
AMD Geode SC3200 Processor Data Book 225
3121
31. F0BAR1+I/O Offset LPC Interface Configuration Registers
LPC Support Registers
Reserved. Set to
AMD Geode SC3200 Processor Data Book 227
228
Number of IRQ Data Frames
Reserved Serial IRQ Enable
Serial IRQ Interface Mode
AMD Geode SC3200 Processor Data Book 229
230
LPC Floppy Disk Controller Address Select. Selects I/O Port
LPC Game Port 1 Address Select. Selects I/O Port
LPC Game Port 0 Address Select. Selects I/O Port
LPC Midi Address Select. Selects I/O Port
232
Bit
SMI Status and Acpi Registers Function
32. F1 PCI Header Registers for SMI Status and Acpi Support
33. F1BAR0+I/O Offset SMI Status Registers
SMI Status Support Registers
AMD Geode SC3200 Processor Data Book 235
Suspend Modulation Enable Mirror. Read to Clear
Offset 02h-03h Top Level PME/SMI Status Register RO/RC
236
AMD Geode SC3200 Processor Data Book 237
Offset 04h-05h
238
AMD Geode SC3200 Processor Data Book 239
Offset 0Ah-1Bh
These addresses should not be written Offset 1Ch-1Fh
240
Offset 24h-27h External SMI Register R/W
3124
AMD Geode SC3200 Processor Data Book 241
242
AMD Geode SC3200 Processor Data Book 243
Offset 28h-4Fh Not Used Reset Value 00h
50h-FFh
244
Acpi Support Registers
Offset 06h Smicmd OS/BIOS Requests Register R/W
34. F1BAR1+I/O Offset Acpi Support Registers
Clkval Clock Throttling Value. CPU duty cycle
1412
246
Offset 0Ch-0Dh PM1ACNT PM1A Control Register R/W
Offset 0Ah-0Bh PM1AEN PM1A PME/SCI Enable Register R/W
1511
AMD Geode SC3200 Processor Data Book 247
248
AMD Geode SC3200 Processor Data Book 249
250
AMD Geode SC3200 Processor Data Book 251
Gpwio Control Register 1 R/W Reset Value 00h
Gpwio Control Register 2 R/W Reset Value 00h Reserved
252
3117 Reserved
Gpwio Data Register R/W Reset Value 00h
Offset 17h
AMD Geode SC3200 Processor Data Book 253
Offset 21h-FFh
254
IDE Controller Registers Function
PIOMODE. PIO mode
Bit Description Index 30h-3Fh
256
3024
Reset Value 00009172h
Reset Value 00077771h
AMD Geode SC3200 Processor Data Book 257
Index 60h-FFh
Bit Description Index 50h-53h
Index 58h-5Bh
258
IDE Controller Support Registers
AMD Geode SC3200 Processor Data Book 259
Offset 0Bh
Offset 09h
Offset 0Ah
Offset 0Ch-0Fh
37. F3 PCI Header Registers for Audio Configuration
Audio Registers Function
2921
38. F3BAR0+Memory Offset Audio Configuration Registers
Audio Support Registers
Offset 04h-07h
AMD Geode SC3200 Processor Data Book 263
264
Offset 14h-17h Trap SMI and Fast Write Status Register RO/RC
AMD Geode SC3200 Processor Data Book 265
266
Reserved. Must be set to
Mask Internal IRQ14. Write Only
32581CCore Logic Module Audio Registers Function
Mask Internal IRQ15. Write Only
Mask Internal IRQ11. Write Only
Assert Masked Internal IRQ14
Mask Internal IRQ4. Write Only
Mask Internal IRQ3. Write Only
Reserved. Set to Assert Masked Internal IRQ12
Bit Description Assert Masked Internal IRQ1
270
Offset 2Ah-2Bh
Audio Bus Master 1 Command Register R/W Reset Value 00h
Offset 29h Audio Bus Master 1 SMI Status Register RC
Offset 2Ch-2Fh
Offset 32h-33h
Audio Bus Master 2 Command Register R/W Reset Value 00h
Offset 31h Audio Bus Master 2 SMI Status Register RC
Offset 34h-37h
Offset 3Ah-3Bh
Audio Bus Master 3 Command Register R/W Reset Value 00h
Offset 39h Audio Bus Master 3 SMI Status Register RC
Offset 3Ch-3Fh
Offset 42h-43h
Audio Bus Master 4 Command Register R/W Reset Value 00h
Offset 41h Audio Bus Master 4 SMI Status Register RC
Offset 44h-47h
Offset 4Ah-4Bh
Audio Bus Master 5 Command Register R/W Reset Value 00h
Offset 49h Audio Bus Master 5 SMI Status Register RC
Offset 4Ch-4Fh
Bus Expansion Interface Function
39. F5 PCI Header Registers for X-Bus Expansion
Index 20h-23h
Core Logic Module X-Bus Expansion Interface Function 32581C
Bit Description Index 1Ch-1Fh
Index 24h-27h
Index 50h-53h F5BAR4 Mask Address Register R/W
Index 48h-4Bh F5BAR2 Mask Address Register R/W
Index 4Ch-4Fh F5BAR3 Mask Address Register R/W
Index 54h-57h F5BAR5 Mask Address Register R/W
Bit Description Index 64h-67h
AMD Geode SC3200 Processor Data Book 279
Bus Expansion Support Registers
Base address that allows PCI access to additional I/O Con
40. F5BAR0+I/O Offset X-Bus Expansion Registers
F5 Index 10h, Base Address Register 0 F5BAR0 set
Iotestporten Debug Test Port Enable
Iostrapidselselect Idsel Strap Override
AMD Geode SC3200 Processor Data Book 281
Bit Description
41. Pciusb USB PCI Configuration Registers
USB Controller Registers Pciusb
282
Core Logic Module USB Controller Registers Pciusb 32581C
Reset Value 08h
Index 0Dh Latency Timer Register R/W
Index 06h-07h Status Register R/W
Reset Value 50h
Reset Value 0E11h
Reset Value A0F8h
Index 30h-3Bh
42. USBBAR+Memory Offset USB Controller Registers
AMD Geode SC3200 Processor Data Book 285
RootHubStatusChangeEnable
HcInterruptEnable Register R/W Reset Value = 00000000h
OwnershipChangeEnable
FrameNumberOverflowEnable
Offset 28h-2Bh
287
Bit Description Offset 34h-37h
Reset Value = 00000628h
Reset Value = 01000003h
Offset 38h-3Bh
3018
Read LocalPowerStatusChange. Not supported. Always read
Offset 50h-53h HcRhStatus Register R/W
AMD Geode SC3200 Processor Data Book 289
Read PortSuspendStatus
HcRhPortStatus1 Register R/W Reset Value = 00000000h
Read PortResetStatus
290 AMD Geode SC3200 Processor Data Book
1510
Bit Description Read PortEnableStatus
Read CurrentConnectStatus
AMD Geode SC3200 Processor Data Book 291
292
Offset 100h-103h
Reset Value = xxh
Offset 60h-9Fh
319 Reserved. Read/Write 0s
318 Reserved. Read/Write 0s
Reset Value = 000000xxh
Offset 104h-107h
294
ISA Legacy Register Space
43. DMA Channel Control Registers
32581CCore Logic Module ISA Legacy Register Space
Priority Mode
Timing Mode
Write
Bit Description Port 00Bh
Transfer Mode
Channel Number Mode Select
Address Direction
Write DMA Command Register, Channels
Undefined
298
Port 0D6h
Bit Description Port 0D2h
Port 0D4h
Port 0D8h
44. DMA Page Registers
45. Programmable Interval Timer Registers
Counter Value Read
Current Counter Mode BCD Mode
Bit Description Port 042h Write
Port 043h R/W
46. Programmable Interrupt Controller Registers
Bit Description IRQ2 / IRQ10 Mask
Poll Command
Register Read Mode
IRQ1 / IRQ9 Mask
IRQ5 / IRQ13 In-Service
Interrupt Service Register IRQ7 / IRQ15 In-Service
IRQ6 / IRQ14 In-Service
IRQ4 / IRQ12 In-Service
47. Keyboard Controller Registers
48. Real-Time Clock Registers
49. Miscellaneous Registers
308
Hardware Video Acceleration
General Features
Video Input Port VIP
Graphics-Video Overlay and Blending
VIP
Mixer/Blender
VBI Support
Functional Description
Video Support
AMD Geode SC3200 Processor Data Book 311
Active Video
Direct Video Mode
Video Input Port VIP
GenLock
Program the VIP bus master address registers
Capture Video Mode
Bob
Program other VIP bus master support registers
Weave
AMD Geode SC3200 Processor Data Book 315
Field Interrupt Capture VBI Mode
Ping-pongs between the two buffers during runtime
316
Line Buffer
Video Block
Video Input Formatter
AMD Geode SC3200 Processor Data Book 317
Horizontal Downscaler with 4-Tap Filtering
Filtering
Horizontal Downscaler
2.5 2-Tap Vertical and Horizontal Upscalers
Line Buffers
Formatter
AMD Geode SC3200 Processor Data Book 319
RAM
Mixer/Blender Block
RGB
YUV
Gamma Correction
Valid Mixing/Blending Configurations
YUV to RGB CSC in Video Data Path
Color/Chroma Key
Video Window
Color/Chroma Key and Mixer/Blender
Graphics Window
Cursor Window
Color
Truth Table for Alpha Blending
Mixing/Blending Operation
CHROMASEL1
12. Color Key and Alpha Blending Logic
324
HSYNC, VSYNC, TFTDE, Tftdck
Power Sequence
TFT Interface
T1 is a programmable multiple of frame time T0+T1
Integrated PLL
326
F4BAR0 Video Processor Configuration Registers Summary
F4 PCI Header Registers for Video Processor Support Summary
F4BAR0+
32581CVideo Processor Module Register Summary
328
F4BAR2 VIP Support Registers Summary
F4BAR2+
AMD Geode SC3200 Processor Data Book 329
Video Processor Registers Function
Reset Value 0504h
Reset Value 030000h
3112 VIP Base Address 110 Address Range. Read Only
Index 3Eh-FFh Reserved
AMD Geode SC3200 Processor Data Book 331
Video Processor Support Registers F4BAR0
Video Configuration Register R/W Reset Value 00000000h
EN42X Enable 42x Format. Allows format selection
To 0 or 1 should be written with a value that is read
Offset 04h-07h Display Configuration Register R/W
Reserved. Write as read Reserved
AMD Geode SC3200 Processor Data Book 333
Bit Description Offset 08h-0Bh Video X Position Register R/W
334
Bit Description Offset 14h-17h Video Color Key Register R/W
Offset 20h-23h
Bit Description Offset 28h-2Bh
Reset Value 00001400h
Reserved PLL2PWREN PLL2 Power-Down Enable
Clkdivsel Clock Divider Select
Offset 40h-43h Video Downscaler Coefficient Register R/W
Reserved Signen Signature Enable
DTS Downscale Type Select
FLTCO4 Filter Coefficient 4. For the tap-4 filter
Reserved Set to
338
Offset 50h-53h
Offset 54h-57h
AMD Geode SC3200 Processor Data Book 339
Enable Alpha Window Disable Alpha Window 158
340
AMD Geode SC3200 Processor Data Book 341
342
ALPHA3VAL Value for Alpha Window
Bit Description Offset 90h-93h
Offset 94h-97h
ALPHA2VAL Value for Alpha Window
Reserved. Set to Offset 424h-427h
Reserved. Set to Genlocktouten GenLock Timeout Enable
Ctgenlocken Enable Continuous GenLock Function
3121 Reserved 200
F4 Index 18h, Base Address Register 2 F4BAR2 points to
F4BAR2+Memory Offset VIP Configuration Registers
VIP Support Registers F4BAR2
AMD Geode SC3200 Processor Data Book 345
Reserved. Read Only Current Field. Read Only
Capture Store to Memory VBI Data
Capture Store to Memory Video Data
2322
3110 Reserved
Bit Description Video Data Capture Active. Read Only
Run Status. Read Only
Start of each field Offset 14h-17h
Offset 44h-47h VBI Data Even Base Register R/W
Offset 48h-4Bh VBI Data Pitch Register R/W
Mandatory Instruction Support
Jtag Mode Instruction Support
Testability Jtag
Optional Instruction Support
350
Electro Static Discharge ESD
General Specifications
Power/Ground Connections and Decoupling
Absolute Maximum Ratings
Symbol Parameter Min Typ Max Unit Comments
Operating Conditions
VSS
Power State Parameter Definitions
Power Planes of External Interface Signals
Power Plane Signal Names VCC Balls VSS Balls
DC Current
DC Characteristics for On State
DC Characteristics for Active Idle, Sleep, and Off States
Symbol ParameterNote Min Typ Max Unit Comments
Ball Capacitance and Inductance
VIO
Pull-Up and Pull-Down Resistors
Balls with PU/PD Resistors
External PU or PD resistor
Wire
DC Characteristics
Symbol Description Reference
10. Buffer Types
Inab DC Characteristics
Inbtn DC Characteristics
Inpci DC Characteristics
Ints DC Characteristics
Instrp DC Characteristics
INT DC Characteristics
INTS1 DC Characteristics
Inusb DC Characteristics
ODn DC Characteristics
Opci DC Characteristics
Odpci DC Characteristics
Op/n DC Characteristics
Ousb DC Characteristics
Symbol Parameter Value
AC Characteristics
11. Default Levels for Measurement Switching Parameters
CLK
Memory Controller Interface
Outputs
Inputs
SDCLK30, Sdclkout high time 233 MHz 266 MHz
32581CElectrical Specifications
12. Memory Controller Timing Parameters
364
BA10, MD630
T1, t2, t3
SDCLK30 Control Output, MA120
MD630 Data Valid Read Data
Video Port 13. Video Input Port Timing Parameters
Vpckin Vref
Tftdck period time multiplexed on IDE
TFT Interface 14. TFT Timing Parameters
Tftdck rise/fall time between 0.8V
Tftdck period time multiplexed on
ACCESS.bus Interface
15. ACCESS.bus Input Timing Parameters
16. ACCESS.bus Output Timing Parameters
AB1D AB2D
AB1C AB2C
AB1D AB2D AB1C AB2C
AB1D AB2D AB1C
370
17. PCI AC Specifications
PCI Bus Interface
16VIO
64VIO
Equation a Equation B
18. PCI Clock Parameters
Pciclk 0.4 V IO
19. PCI Timing Parameters
Symbol Value Unit Comments
20. Measurement Condition Parameters
Measurement and Test Conditions
Input Valid
Power
Signals
Ms typ
21. Sub-ISA Timing Parameters
Symbol Parameter Bits Type Comments
Sub-ISA Interface
Bus Width Min
Bus Width Min Max Symbol Parameter Bits Type Comments
DOCR#/IOR#
MEMR#/DOCR#
ROMCS#/DOCCS#
IOR#/RD#/TRDE#
IOW#/WR# MEMW#/DOCW#
IOW#/WR# MEMW#/DOCW# TRDE#
DOCCS#/ROMCS#
IOCS10#
D150
LPC Interface 22. LPC and Serirq Timing Parameters
IDE Interface 23. IDE General Timing Parameters
IDE signals fall time from 0.9V IO to 0.1V IO = 40 pF
IDE signals rise time from 0.1V IO to 0.9V IO = 40 pF
IDERST# pulse width
Cycle time min
Mode Symbol Parameter Unit Comments
24. IDE Register Transfer to/from Device Timing Parameters
Width 8-bit min
Read IDEDATA70
Addr valid1
IDEIOR0# IDEIOW0# Write IDEDATA70
IDEIORDY0 2,3
25. IDE PIO Data Transfer to/from Device Timing Parameters
AMD Geode SC3200 Processor Data Book 385
IDEIOR0# IDEIOW0# Write IDEDATA150
Read IDEDATA150
386
26. IDE Multiword DMA Data Transfer Timing Parameters
IDECS10#
IDEDREQ0 IDEDACK0# IDEIOR0# IDEIOW0#
388
Mode Symbol Parameter Min Max Unit Comments
27. IDE UltraDMA Data Burst Timing Parameters
AMD Geode SC3200 Processor Data Book 389
IDEIOR0# HDMARDY0#
IDEREQ0
STOP0
IDEIRDY0 DSTROBE0
IDEDATA150 at host
IDEIRDY0 DSTROBE0 at device
IDEDATA150 at device IDEIRDY0 DSTROBE0 at host
AMD Geode SC3200 Processor Data Book 391
IDEIOR0HDMARDY0
IDEDREQ0 device IDEDACK0 host
IDEIOW0STOP0 host
392
IDEDREQ0 device
IDEIOW0# STOP0#
AMD Geode SC3200 Processor Data Book 393
IDECS01#
IDEIOW0# STOP0# host IDEIOR0# HDMARDY0# host
IDEIRDY0 DSTROBE0 device IDEDATA150 device
IDEADDR20
IDEIORDY0 DDMARDY0 device
DevicetUI IDEDACK0# host
IDEIOW0# STOP0# host
IDEIOR0# HSTROBE0# host
IDEDATA150 At host IDEIOR0# HSTROBE0# at device
HSTROBE0#
At host
IDEDATA150 at device
IDEIOR0# HSTROBE0#
IDEDREQ0 device IDEDACK0# host IDEIOW0# STOP0# host
IDEIORDY0# DDMARDY0#
AMD Geode SC3200 Processor Data Book 397
IDEIORDY0# DDMARDY0# device
IDEDATA150 host IDEADDR20 IDECS01#
398
IDEDREQ0 device IDEDACK0 host IDEIOW0# STOP0# host
IDEDATA150 host IDECS01# IDEADDR20
AMD Geode SC3200 Processor Data Book 399
Full Speed Receiver EOP Width Note
Low Speed Source Note
Receiver data jitter tolerance for paired
Source EOP width
Host upstream
Low Speed Receiver EOP Width Note
Differential Data Lines Crossover Points 2.0
Rise Time Fall Time
Differential Data Lines
Consecutive Transitions
EOP Width
Differential Data to SE0 Skew
Data Crossover Level
Differential Crossover Points Data Lines
SIR signal pulse width
Modulation signal period
TCPN + Transmitter Sharp-IR and Consumer Remote Control
Setting of the Rxhsc bit bit 5 of the Rccfg register
Fast IR Port 30. Fast IR Port Timing Parameters
MIR
FIR
Busy ACK#
STB#
Symbol Parameter Min
32. Enhanced Parallel Port Timing Parameters
Unit Comments
AFD#
33. ECP Forward Mode Timing Parameters
Extended Capabilities Port ECP
Busy
34. ECP Reverse Mode Timing Parameters
BUSY#
Sync inactive to Bitclk startup 162.8 Delay
Audio Interface AC97 35. AC Reset Timing Parameters
AC97RST# inactive to Bitclk 162.8 Startup delay
AC97RST# active low pulse width
37. AC97 Clocks Parameters
AC97CLK Vold
38. AC97 I/O Timing Parameters
SDATAOUT/SYNC SDATAIN, SDATAIN2
39. AC97 Signal Rise and Fall Timing Parameters
Slot
40. AC97 Low Power Mode Timing Parameters
End of Slot 2 to Bitclk Sdatain low
Bitclk Sdataout
41. PWRBTN# Timing Parameters
Power Management Interface
Power management event to ONCTL# Assertion
ONCTL# PWRBTN#
PWRBTN# ONTCL# PWRCNT21 POR#
POR# 32KHZ
AMD Geode SC3200 Processor Data Book 417
Jtag Interface 45. Jtag Timing Parameters
TDI, TMS setup time
Non-test inputs setup time
TDI, TMS hold time
TDI TMS TDO
Output Signals
Input Signals
AMD Geode SC3200 Processor Data Book 419
420
Thermal Characteristics
ΘJC ×C/W
Case-to-Ambient Thermal Resistance Example @ 85C
Assume P max = 5W and TA max = 40C Therefore
Heatsink Considerations
Example
Assume P max = 9W and TA max = 40C Therefore
Physical Dimensions
AMD Geode SC3200 Processor Data Book 423
BGU481 Package Bottom View
424
MHz
Order Information
Ordering Part Number Core Frequency
Degree C Package
Data Book Revision History
Table A-1. Revision History
Revision # Revisions / Comments
89V to
Appendix a Data Book Revision History 32581C
AMD Geode SC3200 Processor Data Book 427