Signal Definitions

32581C

Table 3-2. BGU481 Ball Assignment - Sorted by Ball Number (Continued)

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

F29

TDI

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

F30

GTEST

I

INT

VIO

---

 

 

(PD22.5)

 

 

 

F31

VPCKIN

I

INT

VIO

---

G1

STOP#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D15

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

G2

VSS

GND

---

---

---

G3

VIO

PWR

---

---

---

G4

VSS

GND

---

---

---

G28

VSS

GND

---

---

---

G29

VIO

PWR

---

---

---

G30

VSS

GND

---

---

---

G31

VPD7

I

INT

VIO

---

H1

SERR#

I/O

INPCI,

VIO

---

 

 

(PU22.5)

ODPCI

 

 

H2

PERR#

I/O

INPCI,

VIO

---

 

 

(PU22.5)

OPCI

 

 

H3

LOCK#

I/O

INPCI,

VIO

---

 

 

(PU22.5)

OPCI

 

 

H4

C/BE3#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D11

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

H28

VPD6

I

INT

VIO

---

H29

VPD5

I

INT

VIO

---

H30

VPD4

I

INT

VIO

---

H31

VPD3

I

INT

VIO

---

J1

AD13

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A13

O

OPCI

 

 

J2

C/BE1#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D9

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

J3

AD15

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A15

O

OPCI

 

 

J4

PAR

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D12

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

J28

VPD2

I

INT

VIO

---

J29

VPD1

I

INT

VIO

---

J30

VPD0

I

INT

VIO

---

Ball

 

I/O

Buffer1

Power

 

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

 

J31

GPIO39

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

4

= 0

 

 

 

 

 

PMR[22]

 

SERIRQ

I/O

INPCI,

 

PMR[14]4

= 1 and

 

 

 

OPCI

 

PMR[22]4

= 1

K1

AD11

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

A11

O

OPCI

 

 

 

K2

VIO

PWR

---

---

---

 

K3

VSS

GND

---

---

---

 

K4

AD14

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

A14

O

OPCI

 

 

 

K28

GPIO38/IRRX2

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

4

= 0. The

 

 

 

 

 

PMR[22]

 

 

 

 

 

 

IRRX2 input is con-

 

 

 

 

 

 

nected to the input

 

 

 

 

 

 

path of GPIO38.

 

 

 

 

 

 

There is no logic

 

 

 

 

 

 

required to enable

 

 

 

 

 

 

IRRX2, just a sim-

 

 

 

 

 

 

ple connection.

 

 

 

 

 

 

Hence, when

 

 

 

 

 

 

GPIO38 is the

 

 

 

 

 

 

selected function,

 

 

 

 

 

 

IRRX2 is also

 

 

 

 

 

 

selected.

 

 

 

 

 

 

 

 

 

LPCPD#

O

OPCI

 

PMR[14]4

= 1 and

 

 

 

 

 

 

PMR[22]4

= 1

K29

VIO

PWR

---

---

---

 

K30

VSS

GND

---

---

---

 

K31

GPIO37

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

4

= 0

 

 

 

 

 

PMR[22]

 

LFRAME#

O

OPCI

 

PMR[14]4

= 1 and

 

 

 

 

 

 

PMR[22]4

= 1

L1

C/BE0#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

 

D8

I/O

INPCI,

 

 

 

 

 

(PU22.5)

OPCI

 

 

 

L2

AD9

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

A9

O

OPCI

 

 

 

L3

AD10

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

A10

O

OPCI

 

 

 

L4

AD12

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

A12

O

OPCI

 

 

 

L28

GPIO36

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

4

= 0

 

 

 

 

 

PMR[22]

 

LDRQ#

I

INPCI

 

PMR[14]4

= 1 and

 

 

 

 

 

 

PMR[22]4

= 1

AMD Geode™ SC3200 Processor Data Book

33

Page 33
Image 33
AMD SC3200 manual STOP# Inpci