Electrical Specifications

32581C

 

 

IDE_DREQ0 (device)

IDE_DACK0 (host)

IDE_IOW0# (STOP0#) (host)

tLI

tMLI

tACK

tIORDZ

tRP

IDE_IORDY0# (DDMARDY0#) (device)

tRFS

tLI

t

t

 

 

MLI

ACK

IDE_IOR0# (HSTROBE0#) (host)

tDVS

tDVH

IDE_DATA[15:0] (host)

IDE_CS[0:1]# IDE_ADDR[2:0]

CR

tACK

Note: The definitions for the IDE_IOW[0:1]# (STOP[0:1]#), IDE_IORDY[0:1]# (DDMARDY[0:1]#) and IDE_IOR[0:1]# (HSTROBE[0:1]#) signal lines are no longer in effect after IDE_DREQ[0:1] and IDE_DACK[0:1]# are de-asserted.

Figure 9-36. Device Terminating an UltraDMA Data Out Burst Timing Diagram

AMD Geode™ SC3200 Processor Data Book

399

Page 399
Image 399
AMD SC3200 manual IDEDREQ0 device IDEDACK0 host IDEIOW0# STOP0# host, IDEDATA150 host IDECS01# IDEADDR20