Programmer’s Reference

Table 4-1 Memory map (continued)

Peripheral

Location

Interrupta PIC

Address

Region

and SIC

size

 

 

 

 

 

 

 

 

DMA Controller

Dev. chip

PIC 17

0x10130000–

64KB

 

 

 

0x1013FFFF

 

 

 

 

 

 

Vectored Interrupt Controller (PIC)

Dev. chip

-

0x10140000–

64KB

 

 

 

0x1014FFFF

 

 

 

 

 

 

Reserved

FPGA

-

0x10150000–

64KB

 

 

 

0x101CFFFF

 

 

 

 

 

 

AHB Monitor Interface

Dev. chip

-

0x101D0000–

64KB

 

 

 

0x101DFFFF

 

 

 

 

 

 

System Controller

Dev. chip

-

0x101E0000

4KB

 

 

 

0x101E0FFF

 

 

 

 

 

 

Watchdog Interface

Dev. chip

PIC 0

0x101E1000–

4KB

 

 

 

0x101E1FFF

 

 

 

 

 

 

Timer modules 0 and 1 interface

Dev. chip

PIC 4

0x101E2000–

4KB

(Timer 1 starts at 0x101E2020)

 

 

0x101E2FFF

 

 

 

 

 

 

Timer modules 2 and 3 interface

Dev. chip

PIC 5

0x101E3000–

4KB

(Timer 3 starts at 0x101E3020)

 

 

0x101E3FFF

 

 

 

 

 

 

GPIO Interface (port 0)

Dev. chip

PIC 6

0x101E4000–

4KB

 

 

 

0x101E4FFF

 

 

 

 

 

 

GPIO Interface (port 1)

Dev. chip

PIC 7

0x101E5000–

4KB

 

 

 

0x101E5FFF

 

 

 

 

 

 

GPIO Interface (port 2)

Dev. chip

PIC 8

0x101E6000–

4KB

 

 

 

0x101E6FFF

 

 

 

 

 

 

GPIO Interface (port 3)

Dev. chip

PIC 9

0x101E7000–

4KB

 

 

 

0x101E7FFF

 

 

 

 

 

 

Real Time Clock Interface

Dev. chip

PIC 10

0x101E8000–

4KB

 

 

 

0x101E8FFF

 

 

 

 

 

 

Reserved

-

-

0x101E9000–

4KB

 

 

 

0x101EFFFF

 

 

 

 

 

 

Smart Card 0 Interface

Dev. chip

PIC 15

0x101F0000–

4KB

 

 

 

0x101F0FFF

 

 

 

 

 

 

ARM DUI 0224I

Copyright © 2003-2010 ARM Limited. All rights reserved.

4-5

Page 171
Image 171
ARM ARM DUI 0224I manual Vectored Interrupt Controller PIC, Pic