RealView Logic Tile

control

xCLKEXT external clocks for dev. chip peripherals

GLOBALCLK

XTALCLKDRV

HCLKCTRL0

nGLOBALCLKEN

XTALCLKEXT

ARM

926EJ-S

Dev.

Chip

ICS307

Clock generators and crystals

FPGA

SMCLK0

SMCLK1

NC

NC

NC

NC

NC

HCLKM1F2L

HCLKM2F2L

HCLKSF2L

Logic Tile

CLK_OUT_PLUS1Z50

CLK_OUT_PLUS2

CLK_DN_THRU

 

CLK_NEG_DN_IN

CLK_GLOBAL

CLK_POS_DN_IN

XU131

CLK_IN_PLUS1

XU132

CLK_IN_PLUS2

XU133

XU93

CLK_POS_UP_OUT

ZU217XU128 CLK_NEG_UP_OUT

XU129 XU130

HCLKSHCLKM1HCLKM2

HCLKx_X2S

HCLKM1_L2S

HCLKM2_L2S

HCLKS_L2S

AHBMONCLK1

HCLKx_X2F

HCLKM1_L2F Clock HCLKM2_L2F select

HCLKS_L2F

circuit

HCLKxF2S

HCLKxF2F

HCLKCTRL[4:1]

HCLKSF

HCLKM1F

HCLKM2F

Figure F-5 Clock signals and the RealView Logic Tile

F-10

Copyright © 2003-2010 ARM Limited. All rights reserved.

ARM DUI 0224I

Page 380
Image 380
ARM ARM DUI 0224I manual Arm