Programmer’s Reference

Booting from NOR flash 1

The memory maps for S1-2 OFF (BOOTSEL1 LOW) and S1-1 ON (BOOTSEL0

HIGH) are shown in Figure 4-2.

 

 

Static

 

Static

 

 

Static

 

 

Static

0x3FFFFFFF

 

 

 

 

 

 

 

Static CS 3

 

expansion

expansion

 

expansion

 

expansion

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0x3C000000

 

 

SRAM

 

SRAM

 

 

SRAM

 

 

SRAM

0x3BFFFFFF

 

 

 

 

 

 

 

Static CS2

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0x38000000

 

 

NOR

 

NOR

 

 

NOR

 

 

NOR

0x37FFFFFF

 

 

 

 

 

 

 

Static CS1

 

 

flash 2

 

flash 2

 

 

flash 1

 

 

flash 1

0x34000000

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

NOR

 

NOR

 

 

NOR

 

 

NOR

0x33FFFFFF

 

 

 

 

 

 

 

Static CS 0

 

 

flash 2

 

flash 2

 

 

flash 2

 

 

flash 2

0x30000000

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

0x07FFFFFF

 

 

MPMC

MPMC

MPMC

MPMC

SDRAM CS0

 

 

SDRAM

SDRAM

SDRAM

SDRAM

 

 

0x04000000

 

 

 

 

 

 

 

 

 

MPMC

 

MPMC

0x03FFFFFF

 

 

Disk on

NOR

Remapped

 

 

SDRAM

SDRAM

 

 

chip

flash 1

memory

 

 

CS0

CS0

 

 

 

 

0x0

 

 

 

 

 

 

DEVCHIP REMAP

HIGH

LOW

HIGH

LOW

 

FPGA_REMAP

HIGH

HIGH

LOW

LOW

 

 

 

State at

SDRAM at

(not used)

Normal

 

 

 

reset

0x0 visible

 

operation

 

Figure 4-2 Booting from NOR flash 1

4-12

Copyright © 2003-2010 ARM Limited. All rights reserved.

ARM DUI 0224I

Page 178
Image 178
ARM ARM DUI 0224I manual Booting from NOR flash