Index

TCM

1-4

System controller 4-95

register

4-31

timing

B-7

Timers

4-96

timing

3-32

MOVE

 

UART

4-97

Revision

 

coprocessor 4-69

Watchdog 4-101

status

xviii

MPMC

 

Product revision status xviii

RTC

 

controller 4-71

 

 

controller 4-85

N

 

 

 

 

 

R

 

 

 

 

S

 

 

 

 

 

 

 

 

 

 

RealView Debugger

G-5

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Numerical conventions

xxi

RealView Logic Tile

F-2

SCI

 

 

 

 

 

 

 

 

 

 

 

connectors F-4

 

interface

4-88

 

 

P

 

 

 

 

 

signals

A-17

 

 

Serial bus

 

 

 

 

 

 

 

 

 

Register

 

4-71

 

 

inteface

3-80

 

 

 

 

 

 

 

 

 

MPMC

 

 

interface

4-86

 

 

PCI

 

 

 

 

 

PCI 4-75

 

 

Setup

 

 

 

 

 

configuration 4-79

 

primary interrupt

4-58

configuration switch

2-3

configuring

D-2

 

secondary interrupt 4-61

standalone system 2-2

 

connectors

D-10

 

serial bus 4-86

 

Signal naming conventions

xxi

controller

4-74

 

static memory

4-92

Signals

 

 

 

 

 

interface

3-79

 

status

 

4-17

 

 

AACI

3-57,A-7

 

 

JTAG

D-9

 

 

system control

4-17

AHB monitor

A-38

 

 

limitations

4-83

 

SYS_BOOTCS 4-34

bus F-12

 

 

 

register

4-31

 

SYS_CFGDATAx 4-25

character LCD

3-59

 

 

registers

4-75

 

SYS_CLCD 4-32

 

CLCD adaptor

C-15

 

switches

D-4

 

SYS_CLCDSER 4-34

CLCDC

3-63,A-10

 

 

Peripheral

 

 

 

 

SYS_DMAPSRx 4-37

clock

3-40

 

 

 

timing

B-7

 

 

SYS_FLAGx 4-30

DEVCHIP REMAP

3-27

Power

 

 

 

 

 

SYS_FLASH 4-32

DMA

3-65

 

 

 

CLCD

4-32,4-34

 

SYS_ID 4-21

 

 

Ethernet

3-68,A-16

 

CLCD adaptor board

C-7

SYS_LED 4-22

 

FPGA

A-40

 

 

 

connecting

2-13

 

SYS_LOCK 4-24

FPGA_REMAP 3-27

 

control

3-33

 

SYS_MCI 4-31

 

GPIO

3-71,A-14

 

 

PCI

D-2

 

 

 

SYS_NVFLAGx 4-30

HCLKCTRL

3-52

 

 

Smart Card

3-82

 

SYS_OSCRESETx 4-39

JTAG

3-98,A-36,D-9

 

PrimeCell

 

 

 

 

SYS_OSCx 4-23

 

KMI

A-15

 

 

 

AACI

3-56,4-42

 

SYS_PCICTL 4-31

MCI

3-75

 

 

 

CLCDC

3-61,4-43,4-47,4-48

SYS_RESETCTL 4-31

memory configuration

4-9

DMAC

4-52

 

SYS_SW 4-21

 

MMC

A-8

 

 

 

GPIO

4-56

 

 

SYS_TEST_OSCx 4-40

nPBRESET 3-22

 

 

interrupt controller 4-57

SYS_100HZ 4-25

nPBSDCREFCONFIG

3-9

KMI

4-67

 

 

SYS_24MHZ 4-36

nSRST

3-22

 

 

 

MCI

3-75, 4-70

 

Reset

 

 

 

 

nSYSPOR 3-22

 

 

MPMC

4-71

 

clocks

 

4-39

 

 

primary interrupt 4-59

 

RTC

4-85

 

 

controller 3-22

 

P_nRST 3-22

 

 

 

SCI

4-88

 

 

level

3-24, 4-17

 

RealView Logic Tile

A-17, F-2, F-5

Smart Card

3-81

 

logic

3-22

 

 

reset

3-27

 

 

 

SSMC

4-91

 

memory alias

3-27

SD card

A-8

 

 

 

SSP

3-84, 4-89

 

RealView Logic Tile F-14

secondary interrupt

4-61

ARM DUI 0224I

Copyright © 2003-2010 ARM Limited. All rights reserved.

Index-3

Page 401
Image 401
ARM ARM DUI 0224I manual Tcm, Move Uart, Sci, Devchip Remap, DMA Clcd, Hclkctrl, KMI Aaci, MCI Clcdc, SYS Resetctl