Fujitsu Fujitsu SPARC64 V manual TBA6315, Mask dependent

Models: Fujitsu SPARC64 V

1 255
Download 255 pages 53.5 Kb
Page 153
Image 153

TABLE O-1

Nonprivileged and Privileged Register State after Reset and in RED_state (Continued)

 

 

 

 

 

 

 

Name

 

POR1

WDR2

XIR

SIR

RED_state

 

TLE

0/ Copied from CLE

Copied from CLE

 

 

 

CLE

0/ Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

TBA<63:15>

Unknown/Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

 

PIL

 

Unknown/Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

 

CWP

 

Unknown/Unchanged

Unchanged

Unchanged

Unchanged

Unchanged

 

 

 

except for

 

 

except for

 

 

 

register win-

 

 

register win-

 

 

 

dow traps

 

 

dow traps

 

 

 

 

 

 

 

FPRS

 

Unknown/Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

TL

 

MAXTL

min (TL + 1, MAXTL)

 

 

 

 

 

 

 

 

 

TPC[TL]

 

Unknown/Unchanged

PC

 

 

 

TNPC[TL]

 

Unknown/Unchanged

nPC

 

 

 

 

 

 

 

 

 

 

TSTATE

CCR

Unknown/Unchanged

CCR

 

 

 

 

ASI

 

ASI

 

 

 

 

PSTATE

 

PSTATE

 

 

 

 

CWP

 

CWP

 

 

 

 

PC

 

PC

 

 

 

 

 

nPC

 

 

 

 

nPC

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CANSAVE

 

Unknown/Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

CANRESTORE

Unknown/Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

 

OTHERWIN

 

Unknown/Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

 

CLEARWIN

 

Unknown/Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

 

WSTATE

OTHER

Unknown/Unchanged

Unchanged

 

 

 

 

NORMAL

Unknown/Unchanged

Unchanged

 

 

 

 

 

 

 

 

 

 

VER

MANUF

000416

 

 

 

 

 

IMPL

516

 

 

 

 

 

MASK

Mask dependent

 

 

 

 

 

MAXTL

516

 

 

 

 

 

MAXWIN

716

 

 

 

 

1.Hard POR occurs when power is cycled. Values are unknown following hard POR. Soft POR occurs when UPA_RESET_L is asserted. Values are unchanged following soft POR.

2.The first watchdog timeout trap is taken in execute_state as well as watchdog traps due to a trap @ TL = MAX_TL (WDR), on page 138 for more details.

(i.e. PSTATE.RED = 0), subsequent watchdog timeout traps are taken in RED_state. See Section O.1.2, Watchdog Reset

142 SPARC JPS1 Implementation Supplement: Fujitsu SPARC64 V • Release 1.0, 1 July 2002

Page 153
Image 153
Fujitsu Fujitsu SPARC64 V manual TBA6315, Mask dependent