Fujitsu Fujitsu SPARC64 V manual Table P-20shows the handling of ASI register errors

Models: Fujitsu SPARC64 V

1 255
Download 255 pages 53.5 Kb
Page 197
Image 197

TABLE P-20shows the handling of ASI register errors.

TABLE P-20Handling of ASI Register Errors

ASI

VA

 

Error

Error Detect

 

 

 

Register Name

RW

Protect

Condition

Error Type

Correction

4516 0016

0816

4816 0016

4916 0016

4A16

4C16 0016

4C16 0816

4C16 1016

4C16 1816

4D16 0016

4D16 0816

5016 0016

5016 1816

5016 2816

5016 3016

5016 4816

5016 5816

5116

5216

5316

5416

5516

5616

5716

5816 0016

5816 0816

5816 1016

5816 1816

5816 2016

5816 2816

DCU_CONTROL

RW

Parity

Always

MEMORY_CONTROL

RW

Parity

Always

INTR_DISPATCH_STATUS

R

Gecc

LDXA

INTR_RECEIVE

RW

Gecc

LDXA

UPA_CONFIGUATION

R

None

ASYNC_FAULT_STATUS

RW1C

None

URGENT_ERROR_STATUS

R

None

ERROR_CONTROL

RW

Parity

Always

STCHG_ERROR_INFO

R,W1AC

None

AFAR_D1

R,W1AC

Parity

LDXA

AFAR_U2

R,W1AC

Parity

LDXA

IMMU_TAG_TARGET

R

Parity

LDXA #I

IMMU_SFSR

RW

None

IMMU_TSB_BASE

RW

Parity

LDXA #I

IMMU_TAG_ACCESS

RW

Parity

LDXA #I

IMMU_TSB_PEXT

RW

Parity

= ITSB_BASE

IMMU_TSB_NEXT

R

Parity

= ITSB_BASE

IMMU_TSB_8KB_PTR

R

PP

LDXA

IMMU_TSB_64KB_PTR

R

PP

LDXA

SERIAL_ID

R

None

ITLB_DATA_IN

W

Parity

ITLB write

ITLB_DATA_ACCESS

RW

Parity

LDXA

 

 

 

ITLB write

ITLB_TAG_READ

R

Parity

LDXA

IMMU_DEMAP

W

Parity

ITLB write

DMMU_TAG_TARGET

R

Parity

LDXA #D

PRIMARY_CONTEXT

RW

Parity

LDXA #I,

 

 

 

LDXA #D

 

 

 

Use for TLB

 

 

 

AUG always

SECONDARY_CONTEXT

RW

Parity

= P_CONTEXT

DMMU_SFSR

RW

None

DMMU_SFAR

RW

Parity

LDXA

DMMU_TSB_BASE

RW

Parity

LDXA #D

error_state

error_state

I(A)UG_CRE (UE)

ignored (CE)

I(A)UG_CRE (UE)

ignored (CE)

error_state

I(A)UG_CRE

I(A)UG_CRE

IUG_TSBP

I(A)UG_TSBCTXT IUG_TSBP IAUG_TSBCTXT IAUG_TSBCTXT IUG_TSBP IUG_TSBP

IUG_ITLB

IUG_ITLB

IUG_ITLB

IUG_ITLB

IUG_ITLB

IUG_TSBP I(A)UG_TSBCTXT

I(A)UG_TSBCTXT (I)AUG_TSBCTXT

IAUG_TSBCTXT

IAUG_CRE I(A)UG_TSBCTXT

RED trap RED trap None

None

RED trap

W1AC

W1AC

WotherI

W

W(WotherI)

W W WotherI WotherI

DemapAll

DemapAll

DemapAll

DemapAll

DemapAll

WotherD

W

W

W

W

W

W

186 SPARC JPS1 Implementation Supplement: Fujitsu SPARC64 V • Release 1.0, 1 July 2002

Page 197
Image 197
Fujitsu Fujitsu SPARC64 V Table P-20shows the handling of ASI register errors, Table P-20Handling of ASI Register Errors