Fujitsu Fujitsu SPARC64 V manual Cache Event Counters, Counts the occurrences of I1 cache misses

Models: Fujitsu SPARC64 V

1 255
Download 255 pages 53.5 Kb
Page 219
Image 219

Q.2.4 Cache Event Counters

I1 Cache Miss Count (if_r_iu_req_mi_go)

Counter picu2

Encoding 1000002

Counts the occurrences of I1 cache misses.

D1 Cache Miss Count (op_r_iu_req_mi_go)

Counter picl2

Encoding 1000002

Counts the occurrences of D1 cache misses.

I1 Cache Miss Latency (if_wait_all)

Counter picu3

Encoding 1000002

Counts the total latency of I1 cache misses.

D1 Cache Miss Latency (op_wait_all)

Counter picl3

Encoding 1000002

Counts the total latency of D1 cache misses.

L2 Cache Miss Wait Cycle by Demand Access (sx_miss_wait_dm)

Counter picu0

Encoding 1100002

Counts the number of cycles from the occurrence of an L2 cache miss to data returned, caused by demand access.

L2 Cache Miss Wait Cycle by Prefetch (sx_miss_wait_pf)

Counter picl0

Encoding 1100002

Counts the number of cycles from the occurrence of an L2 cache miss to data returned, caused by both software prefetch and hardware prefetch access.

208 SPARC JPS1 Implementation Supplement: Fujitsu SPARC64 V • Release 1.0, 1 July 2002

Page 219
Image 219
Fujitsu Fujitsu SPARC64 V manual Cache Event Counters, Counts the occurrences of I1 cache misses