TABLE P-20Handling of ASI Register Errors

(Continued)

 

 

 

 

 

 

 

 

 

 

ASI

VA

 

Error

Error Detect

 

 

 

Register Name

RW

Protect

Condition

Error Type

Correction

5816

3016

DMMU_TAG_ACCESS

RW

Parity

LDXA #D

IUG_TSBP

5816

3816

DMMU_VA_WATCHPOINT

RW

Parity

Enabled

(I)AUG_CRE

 

 

 

 

 

LDXA

I(A)UG_CRE

 

 

 

 

 

 

5816

4016

DMMU_PA_WATCHPOINT

RW

Parity

Enabled

(I)AUG_CRE

 

 

 

 

 

LDXA

I(A)UG_CRE

 

 

 

 

 

 

5816

4816

DMMU_TSB_PEXT

RW

Parity

= DTSB_BASE

I(A)UG_TSBCTXT

5816

5016

DMMU_TSB_SEXT

RW

Parity

= DTSB_BASE

I(A)UG_TSBCTXT

5816

5816

DMMU_TSB_NEXT

R

Parity

= DTSB_BASE

I(A)UG_TSBCTXT

5916

DMMU_TSB_8KB_PTR

R

PP

LDXA

IUG_TSBP

5A16

DMMU_TSB_64KB_PTR

R

PP

LDXA

IUG_TSBP

5B16

DMMU_TSB_DIRECT_PTR

R

PP

LDXA

IUG_TSBP

5C16

DTLB_DATA_IN

W

Parity

DTLB write

IUG_DTLB

5D16

DTLB_DATA_ACCESS

RW

Parity

LDXA

IUG_DTLB

 

 

 

 

 

DTLB write

IUG_DTLB

 

 

 

 

 

 

5E16

DTLB_TAG_READ

R

Parity

LDXA

IUG_DTLB

5F16

DMMU_DEMAP

W

Parity

DTLB write

IUG_DTLB

6016

IIU_INST_TRAP

RW

Parity

LDXA

No match at error

6E16

0016

EIDR

RW

Parity

Always

IAUG_CRE

6F16

parallel barrier assist

RW

Parity

AUG always

Not detected (#dv)

 

 

 

 

 

LDXA

COREERROR (#dv)

 

 

 

 

 

BV interface

(I)AUG_CRE

7716

4016INTR_DATA0:7_W

W

Gecc

None

 

8816 INTR_DISPATCH_W

W

Gecc

store

(I)AUG_CRE

7F16

4016INTR_DATA0:7_R

R

ECC

LDXA

COREERROR (#dv)

 

8816

 

 

 

intr_receive

BUSY = 0

EF16

Parallel barrier assist

RW

Parity

AUG always

Not detected (#dv)

 

 

 

 

 

LDXA

COREERROR (#dv)

 

 

 

 

 

BV interface

(I)AUG_CRE

W(WotherD)

W W W W W W None WotherD WotherD WotherD DemapAll DemapAll DemapAll DemapAll DemapAll

W W W W None

W W

Interrupt

Receive

W

W

None

Release 1.0, 1 July 2002

F. Chapter P Error Handling 187

Page 198
Image 198
Fujitsu Fujitsu SPARC64 V manual Table P-20Handling of ASI Register Errors