TABLE P-4Format of Error-Marked Data

Data/ECC Bit

Value

 

 

 

41:36

0

(6 bits).

35

Error bit. The value is unpredictable.

34:23

0

(12 bits).

22

Error bit. The value is unpredictable.

21:14

0

(8 bits).

13:0

ERROR_MARK_ID (14 bits).

ECC

The pattern indicates 3-bit error in bits 63, 35, and 22, that is, the

 

pattern causing the 7F16 syndrome.

The ERROR_MARK_ID (14 bits wide) identifies the error source. The hardware unit that detects the error provides the error source_ID and sets the ERROR_MARK_ID value.

The format of ERROR_MARK_ID<13:0> is defined in TABLE P-5.

TABLE P-5ERROR_MARK_ID Bit Description

BitValue

13:12 Module_ID: Indicates the type of error source hardware as follows:

002: Memory system including DIMM

012: Channel

102: CPU

112: Reserved

11:0 Source_ID: When Module_ID = 002, the 12-bit Source_ID field is always set to 0. Otherwise, the identification number of each Module type is set to Source ID.

ERROR_MARK_ID Set by CPU

TABLE P-6shows the ERROR_MARK_ID set by the CPU.

TABLE P-6ERROR_MARK_ID Set by CPU

Type of data with RAW UE

Module_ID value (binary)

 

Source_ID value

 

 

 

 

Incoming data from UPA

002 (Memory system)

 

0

Outgoing data to UPA

ASI_EIDR<13:12>. 102

(CPU) is expected.

ASI_EIDR (Identifier of self CPU)

U2 cache data, D1 cache data

ASI_EIDR<13:12>. 102

(CPU) is expected.

ASI_EIDR (Identifier of self CPU)

Release 1.0, 1 July 2002

F. Chapter P Error Handling 159

Page 170
Image 170
Fujitsu Fujitsu SPARC64 V manual Table P-6shows the Errormarkid set by the CPU, Table P-5ERRORMARKID Bit Description