F. APPENDIX R

UPA Programmer’s Model

This chapter describes the programmers model of the UPA interface of the SPARC64 V. The registers for the UPA interface and the access method for those registers are described. The appendix contains the following sections:

Mapping of the CPU’s UPA Port Slave Area on page 213

UPA PortID Register on page 214

UPA Config Register on page 215

R.1 Mapping of the CPU’s UPA Port Slave Area

TABLE R-1shows the mapping of the CPU’s UPA port slave area.

TABLE R-1CPU’s UPA Port Slave Area Mapping

Relative Address

 

 

 

(Hex)

Length

Possible Access

Contents

 

 

 

 

0 0000 0000

8

Slave read from other

UPA PortID Register; defined in

 

 

UPA port

Section R.2.

0 0000 0008

--

None

Nothing. Write is ignored and

~ 1 FFFF FFFF

 

 

undefined value is read.

 

 

 

 

213

Page 224
Image 224
Fujitsu Fujitsu SPARC64 V manual UPA Programmer’s Model, Mapping of the CPU’s UPA Port Slave Area