Fujitsu Fujitsu SPARC64 V manual REDstate and errorstate

Models: Fujitsu SPARC64 V

1 255
Download 255 pages 53.5 Kb
Page 150
Image 150

O.2 RED_state and error_state

FIGURE O-1illustrates the processor state transition diagram.

TRAP @<MAXTL-1 WDT1* @<MAXTL-1

Fatal Error

CPU Fatal

 

Error ***

 

 

Fatal Error

 

WDT1@MAXTL–1

WDT1@<MAXTL

 

TRAP@<MAXTL

 

TRAP@MAXTL–1

SIR@<MAXTL

WDT1@MAXTL

SIR@<MAXTL

 

 

TRAP@MAXTL

RED = 1

 

 

SIR@MAXTL

 

 

 

 

WDT2*

TRAP@MAXTL

SIR@MAXTL

WDT2**

ErrorState trans Error

exec_state

RED_state

 

error_state**

WDR

DONE/RETRY

RED = 0 POR

XIR

Any State

Including Power Off

*WDT1 is the first watchdog timeout.

**WDT2 is the second watchdog timeout. WDT2 takes the CPU into error_state. In a normal setting, error_state immediately generates a watchdog reset trap and brings the CPU into RED_state. Thus, the state is transient. When OPSR (Operation Status Register) specifies the stop on error_ state, an entry into error_state does not cause a watchdog reset and the CPU remains in the error_state.

***CPU_fatal_error_state signals the detection of a fatal error to the system through P_FERR signal to the sys- tem, and the system causes a FATAL reset. Soft POR will be applied to the all CPUs in the system at the FATAL reset.

FIGURE O-1Processor State Diagram

Release 1.0, 1 July 2002

F. Chapter O Reset, RED_state, and error_state 139

Page 150
Image 150
Fujitsu Fujitsu SPARC64 V manual REDstate and errorstate, Figure O-1illustrates the processor state transition diagram