Figure 6.7 illustrates the register bit values that represent a Load and Store instruction.

Figure 6.7 Load and Store Instruction Format

DCMD Register DBC Register

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10

9

8

7

6

5

4

3

2

1

0

 

Reserved

 

 

 

 

Byte Count

 

 

(must be 0)

 

 

 

 

(Number of bytes

 

A0

 

 

 

 

 

 

to load/store)

 

A1

 

 

 

 

 

 

 

 

 

 

A2

Register

 

 

 

 

 

 

 

 

 

 

A3

Address

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A4

 

 

 

 

 

 

 

 

 

 

 

A5

 

 

 

 

 

 

 

 

 

 

 

A6

 

 

 

 

 

 

 

 

 

 

 

0 (Reserved)

 

 

 

 

 

 

 

 

 

 

 

Load/Store

 

 

 

 

 

 

 

 

 

 

 

No Flush

 

 

 

 

 

 

 

 

 

 

 

0 - Reserved

 

 

 

 

 

 

 

 

 

 

 

0 - Reserved

 

 

 

 

 

 

 

 

 

 

 

DSA Relative

1

1Instruction Type - Load and Store

1

DSPS Register - Memory/ I/O Address/DSA Offset

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

6-42

Instruction Set of the I/O Processor

Page 182
Image 182
LSI 53C810A technical manual Load and Store Instruction Format