SM320F2812-HT
SGUS062A–JUNE 2009 –REVISED APRIL 2010
www.ti.com
2.2 Device Summary

Table 2-1 provides a summary of the device features.

Table 2-1. Hardware Features

FEATURE F2812
Instruction Cycle (at 150 MHz) 6.67 ns
Single-Access RAM (SARAM) (16 bit word) 18K
3.3 V On-Chip Flash (16 bit word) 128K
On-Chip ROM (16-bit word)
Code Security for On-Chip Flash/SARAM/OTP/ROM Yes
Boot ROM Yes
OTP ROM (1K × 16) Yes
External Memory Interface Yes
Event Managers A and B (EVA and EVB) EVA, EVB
• General-Purpose (GP) Timers 4
• Compare (CMP)/PWM 16
• Capture (CAP)/QEP Channels 6/2
Watchdog Timer Yes
12 Bit ADC Yes
• Channels 16
32 Bit CPU Timers 3
SPI Yes
SCIA, SCIB SCIA, SCIB
CAN Yes
McBSP Yes
Digital I/O Pins (Shared) 56
External Interrupts 3
Supply Voltage 1.8-V Core, (135 MHz) 1.9-V Core
(150 MHz), 3.3-V I/O
Temperature Options S:–55°C to 220°C Yes
14 Introduction Copyright © 2009–2010, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SM320F2812-HT