SeeNote A
SM320F2812-HT
SGUS062A–JUNE 2009 –REVISED APRIL 2010
www.ti.com
3.7 System Control
This section describes the F2812 oscillator, PLL and clocking mechanisms, the watchdog function and the
low power modes. Figure 3-6 shows the various clock and reset domains in the F2812 device that are
discussed.
A. CLKINis the clock input to the CPU. SYSCLKOUT is the output clock of the CPU. They are of the same frequency.
Figure 3-6. Clock and Reset Domains
46 Functional Overview Copyright © 2009–2010, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Link(s): SM320F2812-HT