STH Store Halfword to Memory With a 5-Bit Unsigned Constant Offset or Register Offset

Example 2

STH .D1

A1,*A10−−[A11]

Before

1 cycle after

instruction

instruction

3 cycles after

instruction

A1

A10

A11 mem F8h mem 100h

9A32 2634h

0000 0100h

0000 0004h

0000h

0000

A1

A10

A11 mem F8h mem 100h

9A32 2634h

0000 00F8h

0000 0004h

0000h

0000h

A1

A10

A11 mem F8h mem 100h

9A32 2634h

0000 00F8h

0000 0004h

0000h

2634h

3-242

Instruction Set

SPRU733

Page 302
Image 302
Texas Instruments TMS320C67X/C67X+ DSP manual Instruction Cycles after