
www.ti.com
Clock Domains
Figure 4-1.  Overall Clocking Diagram
  | 
  | 
  | HECC | 
  | 
  | 
  | UARTs (x2)  | 
MXI/CLKIN  | AUXCLK  | 
  | I2C  | 
  | 
  | ||
(27 MHz)  | 
  | OBSCLK  | PWMs (x3)  | 
  | 
  | ||
OSCDIV1 (/1)  | 
  | (CLKOUT0 Pin)  | 
  | 
PLLDIV1 (/1)  | SYSCLK1  | DSP Subsystem  | Timers (x3)  | 
  | 
  | ||
PLLDIV3 (/6)  | SYSCLK3  | 
  | HPI  | 
  | 
  | ||
PLLDIV2 (/3)  | SYSCLK2  | 
  | 
  | 
  | SCR  | VLYNQ  | |
  | 
  | 
  | |
BPDIV (/1)  | SYSCLKBP  | EDMA  | EMAC  | 
  | |||
PLL Controller 1  | 
  | ||
  | 
  | ||
  | PCI  | EMIFA  | |
  | 
  | ||
  | 
  | McASP0  | |
  | 
  | VPFE  | |
PCLK  | 
  | 
  | |
  | 
  | 
  | |
  | 
  | 
  | McBSP0  | 
  | 
  | VPBE  | McBSP1  | 
VPBECLK  | 
  | 
  | |
  | 
  | 
  | |
  | 
  | 
  | GPIO  | 
  | 
  | DACs  | 
  | 
PLLDIV2 (/10)  | 
  | 
  | 
  | 
PLLDIV1 (/2)  | 
  | DDR2 PHY | 
  | 
BPDIV | 
  | DDR2 VTP | 
  | 
PLL Controller 2  | DDR2 Memory  | |
controller  | ||
  | 
Device Clocking  | 31  |