Manuals
/
Texas Instruments
/
Computer Equipment
/
Computer Hardware
Texas Instruments
TMS320DM643x
manual
Submit Documentation Feedback
Models:
TMS320DM643x
1
8
98
98
Download
98 pages
20.5 Kb
5
6
7
8
9
10
11
12
<
>
Block Diagram
Timer Control
Device Configuration
Reset
IcePick Emulation Commands
Power-Down Controller PDC
Boot Control
DSP Sleep Mode Management
Page 8
Image 8
8
List of Tables
SPRU978E–March
2008
Submit Documentation Feedback
Page 7
Page 9
Page 8
Image 8
Page 7
Page 9
Contents
Reference Guide
Submit Documentation Feedback
Contents
PLL Controller Command Register Pllcmd
Reset
Boot Modes
List of Figures
List of Tables
Submit Documentation Feedback
Read This First
About This Manual
Notational Conventions
Related Documentation From Texas Instruments
TMS320C6000, C6000 are trademarks of Texas Instruments
Introduction
Peripherals
Block Diagram
Introduction
DSP Subsystem in TMS320DM643x DMP
Components of the DSP Subsystem
Submit Documentation Feedback
TMS320C64x+ Megamodule
TMS320C64x+ CPU
TMS320C64x+ Megamodule Block Diagram
Memory Controllers
1 L1P Controller
L1P
L1D
2 L1D Controller
3 L2 Controller
External Memory Controller EMC
Internal DMA Idma
Interrupt Controller Intc
Power-Down Controller PDC
Internal Peripherals
Bandwidth Manager
Submit Documentation Feedback
System Memory
Memory Map Memory Interfaces Overview
Memory Map
DSP Internal Memory L1P, L1D, L2
External Memory
Internal Peripherals
Memory Interfaces Overview
1 DDR2 External Memory Interface
External Memory Interface
Asynchronous Emif Interface
Submit Documentation Feedback
Device Clocking
Overview Clock Domains
Overview
Clock Domains
Core Domains
System Clock Modes and Fixed Ratios for Core Clock Domains
Overall Clocking Diagram
Hecc
Core Frequency Flexibility
Example PLL1 Frequencies and Dividers 27 MHZ Clock Input
Core Voltage
Divider
3 DDR2/EMIF Clock
Example PLL2 Frequencies Core Voltage =
4 I/O Domains
Peripheral I/O Domain Clock
Video Processing Back End
VPSSCLKCTL.MUXSEL Bit Clocking Mode Description
Possible Clocking Modes
PLL Controller
PLL Module
PLL1 Control
Device Clock Generation
Steps for Changing PLL1/Core Domain Frequency
System PLLC1 Output Clocks
PLLC1 Output Clock Used by
Initialization to PLL Mode from PLL Power Down
Changing PLL Multiplier
Changing Sysclk Dividers
Example 5-1. Calculating Number of Clock Cycles N
PLL2 Control
DDR PLLC2 Output Clocks
Pllout
Output Clock Used by
2.1 DDR2 Considerations When Modifying PLL2 Frequency
Steps for Changing PLL2 Frequency
Initialization to PLL Mode from PLL Power Down
Changing PLL Multiplier
Example 5-2. Calculating Number of Clock Cycles N
PLL and Reset Controller List
PLL and Reset Controller Registers
PLL and Reset Controller Base Address End Address Size
PLL Controller Registers
Reset Type Status Register Rstype
Reset Type Status Register Rstype Field Descriptions
Peripheral ID Register PID
Peripheral ID Register PID Field Descriptions
PLL Control Register Pllctl
PLL Control Register Pllctl Field Descriptions
PLL Multiplier Control Register Pllm
PLL Controller Divider 1 Register PLLDIV1
PLL Multiplier Control Register Pllm Field Descriptions
D1EN
PLL Controller Divider 2 Register PLLDIV2
PLL Controller Divider 3 Register PLLDIV3
D2EN
D3EN
Oscillator Divider 1 Register OSCDIV1
OD1EN
Bpden
Bypass Divider Register Bpdiv
13. Bypass Divider Register Bpdiv Field Descriptions
PLL Controller Command Register Pllcmd
PLL Controller Status Register Pllstat
Goset
Stable
PLL Controller Clock Align Control Register Alnctl
ALN2 ALN1
ALN3
ALN2
SYS3
Plldiv Ratio Change Status Register Dchange
SYS3 SYS2 SYS1
Clock Enable Control Register Cken
18. Clock Enable Control Register Cken Field Descriptions
Obsen Auxen
Obsen
Clock Status Register Ckstat
19. Clock Status Register Ckstat Field Descriptions
Bpon
Obson Auxon
Sysclk Status Register Systat
20. Sysclk Status Register Systat Field Descriptions
SYS3ON SYS2ON SYS1ON
SYS3ON
Power and Sleep Controller
Power and Sleep Controller PSC Integration
Number Module Name Default Module State MDSTAT.STATE
Power Domain and Module Topology
DM643x DMP Default Module Configuration
Power Domain and Module States
Power Domain States
Module States
Module States
Local Reset
Power Domain State Transitions
Executing State Transitions
Module State Transitions
IcePick Emulation Commands
IcePick Emulation Support in the PSC
PSC Interrupts
Interrupt Events
Module State Emulation Events
Local Reset Emulation Events
Interrupt Registers
Power and Sleep Controller PSC Registers
Interrupt Handling
PSC Registers
Offset Register Description
Interrupt Evaluation Register Inteval Field Descriptions
Peripheral Revision and Class Information Register PID
Interrupt Evaluation Register Inteval
Module Error Pending Register 1 MERRPR1
Module Error Clear Register 1 MERRCR1
Module Error Pending Register 1 MERRPR1 Field Descriptions
Module Error Clear Register 1 MERRCR1 Field Descriptions
GOSTAT0
Power Domain Transition Command Register Ptcmd
Power Domain Transition Status Register Ptstat
Power Domain Status 0 Register PDSTAT0
Pordone POR
State
Pordone
Power Domain Control 0 Register PDCTL0
Next
Module Status n Register MDSTATn
14. Module Status n Register MDSTATn Field Descriptions
Module Control n Register MDCTLn
15. Module Control n Register MDCTLn Field Descriptions
Emuihbie Emurstie Lrst
Emuihbie
Submit Documentation Feedback
Power Management
Power Management Features Description
PSC and Pllc Overview
PLL Bypass and Power Down
Clock Management
Module Clock ON/OFF
Module Clock Frequency Scaling
DSP Sleep Mode Management
DSP Sleep Modes
DSP Module Clock ON/OFF
DSP Module Clock on
DSP Module Clock Off
3.3 V I/O Power Down
Video DAC Power Down
Submit Documentation Feedback
Interrupt Controller
Submit Documentation Feedback
System Module
Device Configuration
Device Boot Configuration Status
Device Identification
Pin Multiplexing Control
Timer Control
Vpss Clock and DAC Control
3 DDR2 VTP Control
HPI Control
Bandwidth Management
Bus Master DMA Priority Control
TMS320DM643x DMP Master IDs
DSP CFG
Edma Transfer Controller Configuration
Boot Control
TMS320DM643x DMP Default Master Priorities
DSP DMA DSP CFG Emac
Submit Documentation Feedback
Reset
10.1
10.2
10.3
Reset Pins
Device Configurations at Reset
Reset Types
Type Initiator Effect
DSP Reset
DSP Local Reset
DSP Module Reset
Software Reset Disable SwRstDisable
Synchronous Reset SyncReset
Boot Modes
Submit Documentation Feedback
Additions/Modifications/Deletions
Revision History
Table A-1. Document Revision History
Rfid
Products Applications
DSP
Top
Page
Image
Contents