Texas Instruments TMS320DM643x manual Power Domain Control 0 Register PDCTL0, PSC Registers, Field

Models: TMS320DM643x

1 98
Download 98 pages 20.5 Kb
Page 73
Image 73
6.7.8 Power Domain Control 0 Register (PDCTL0)

www.ti.com

PSC Registers

6.7.8 Power Domain Control 0 Register (PDCTL0)

The power domain control n register (PDCTL0) is shown in Figure 6-9and described in Table 6-13. PDCTL0 applies to the AlwaysOn power domain.

Figure 6-9. Power Domain Control 0 Register (PDCTL0)

31

 

16

Reserved

 

 

R-0

 

 

15

1

0

Reserved

 

NEXT

R-0

 

R/W-1

LEGEND: R/W = Read/Write; R = Read only; -n= value after reset

Table 6-13. Power Domain Control 0 Register (PDCTL0) Field Descriptions

Bit

Field

Value

Description

31-1

Reserved

0

Reserved

0

NEXT

 

Power domain next state.

 

 

0

Power domain off.

 

 

1

Power domain on. AlwaysOn domain must always be programmed to this value.

SPRU978E–March 2008

Power and Sleep Controller

73

Submit Documentation Feedback

 

 

Page 73
Image 73
Texas Instruments TMS320DM643x manual 9. Power Domain Control 0 Register PDCTL0, PSC Registers, Field, Description