EMAC Module Registers | www.ti.com |
5.46 Transmit Channel DMA Head Descriptor Pointer Registers
The transmit channel
Figure 84. Transmit Channel n DMA Head Descriptor Pointer Register (TXnHDP)
31 | 0 |
TXnHDP
LEGEND: R/W = Read/Write;
Table 83. Transmit Channel n DMA Head Descriptor Pointer Register (TXnHDP)
Field Descriptions
Bit | Field | Value | Description |
|
|
|
|
TXnHDP | Transmit channel n DMA Head Descriptor pointer. Writing a transmit DMA buffer descriptor | ||
|
|
| address to a head pointer location initiates transmit DMA operations in the queue for the |
|
|
| selected channel. Writing to these locations when they are nonzero is an error (except at reset). |
|
|
| Host software must initialize these locations to 0 on reset. |
|
|
|
|
5.47 Receive Channel DMA Head Descriptor Pointer Registers
The receive channel
Figure 85. Receive Channel n DMA Head Descriptor Pointer Register (RXnHDP)
31 | 0 |
RXnHDP
LEGEND: R/W = Read/Write;
Table 84. Receive Channel n DMA Head Descriptor Pointer Register (RXnHDP)
Field Descriptions
Bit | Field | Value | Description |
|
|
|
|
RXnHDP | Receive channel n DMA Head Descriptor pointer. Writing a receive DMA buffer descriptor | ||
|
|
| address to this location allows receive DMA operations in the selected channel when a channel |
|
|
| frame is received. Writing to these locations when they are nonzero is an error (except at reset). |
|
|
| Host software must initialize these locations to 0 on reset. |
|
|
|
|
122 | EMAC/MDIO Module | SPRUFL5B |
|
| Submit Documentation Feedback |
© 2011, Texas Instruments Incorporated