www.ti.com | EMAC Module Registers |
5.10 Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)
The transmit interrupt mask clear register (TXINTMASKCLEAR) is shown in Figure 48 and described in Table 47.
| Figure 48. Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR) |
| ||||||
31 |
|
|
|
|
|
|
| 16 |
|
|
|
|
|
|
| ||
|
|
| Reserved |
|
|
| ||
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
| ||
15 |
|
|
|
|
|
|
| 8 |
|
|
|
|
|
|
| ||
|
|
| Reserved |
|
|
| ||
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
| ||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |
|
|
|
|
|
|
|
|
|
TX7MASK | TX6MASK | TX5MASK | TX4MASK |
| TX3MASK | TX2MASK | TX1MASK | TX0MASK |
|
|
|
|
|
|
|
|
|
|
LEGEND: R/W = Read/Write; R = Read only; W1C = Write 1 to clear (writing a 0 has no effect);
Table 47. Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR) Field Descriptions
Bit | Field | Value | Description |
|
|
|
|
Reserved | 0 | Reserved | |
|
|
|
|
7 | TX7MASK | Transmit channel 7 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
|
|
|
|
6 | TX6MASK | Transmit channel 6 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
|
|
|
|
5 | TX5MASK | Transmit channel 5 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
|
|
|
|
4 | TX4MASK | Transmit channel 4 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
|
|
|
|
3 | TX3MASK | Transmit channel 3 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
|
|
|
|
2 | TX2MASK | Transmit channel 2 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
|
|
|
|
1 | TX1MASK | Transmit channel 1 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
|
|
|
|
0 | TX0MASK | Transmit channel 0 interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect. | |
|
|
|
|
SPRUFL5B | EMAC/MDIO Module | 93 |
Submit Documentation Feedback |
|
|
© 2011, Texas Instruments Incorporated