6-16 Electrical Specifications

Figure 6.12 64-Bit Address Operating Register/SCRIPTSRAM ReadTable 6.18 64-Bit Address Operating Register/SCRIPTS RAM Read
Symbol Parameter Min Max Unit
t1Shared signal input setuptime 7 ns
t2Shared signal input hold time 0 ns
t3CLK to shared signal output valid 11 ns
CLK
(Drivenby System)
FRAME/
(Drivenby Master)
AD[31:0]
(Drivenby Master-Addr;
LSI53C875A-Data)
C_BE[3:0]
(Drivenby Master)
PAR
(Drivenby Master-Addr;
LSI53C875A-Data)
IRDY/
(Drivenby Master)
TRDY/
(Drivenby LSI53C875 A)
STOP/
(Drivenby LSI53C875 A)
DEVSEL/
(Drivenby LSI53C875A)
t
1
t
2
t
3
OutIn
ByteEnable
BusDual
Addr
Addr
Lo Addr
Hi Data
Out
t
1
t
1
t
1
t
2
t
2
t
2
t
2
t
1
t
1
t
3
t
3
t
3
t
3
In
CMD