Figure 6.23 External Memory Read (Cont.)

CLK (Driven by System)

FRAME/ (Driven by Master)

AD (Driven by Master-Addr; LSI53C875A-Data)

C_BE[3:0]/ (Driven by Master)

PAR (Driven by Master-Addr; LSI53C875A-Data)

IRDY/ (Driven by Master)

TRDY/ (Driven by LSI53C875A)

STOP/ (Driven by LSI53C875A)

DEVSEL/ (Driven by LSI53C875A)

MAD (Addr driven by LSI53C875A; Data driven by Memory)

MAS1/ (Driven by LSI53C875A)

MAS0/ (Driven by LSI53C875A)

MCE/

(Driven by LSI53C875A)

MOE/ (Driven by LSI53C875A)

MWE/ (Driven by LSI53C875A)

 

9

10

11

12

13

14

15

16

17

18

19

20

21

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

t3

Data

Out

Byte Enable

t2

t3 Out

t2

t3

t3

 

 

 

 

 

 

 

 

t19

 

 

 

 

t17

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Lower

 

 

 

 

 

Data

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Address

 

 

 

 

 

 

In

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

t15

t14

t16

PCI and External Memory Interface Timing Diagrams

6-37

Page 275
Image 275
LSI technical manual STOP/ Driven by LSI53C875A