IDSEL 2-3, 3-6signal 2-5

illegal instruction detected (IID) 4-40,4-69immediate

arbitration (IARB) 4-24data 5-23

indirect addressing 5-6initialization device select 3-6initiator

mode 5-16

phase mismatch 4-76ready 3-6

input 3-3capacitance 6-2

instruction

address (IA) 4-107block move 5-6prefetch unit flushing 2-21type 5-36

block move 5-6I/O instruction 5-14memory move 5-33read/write instruction 5-22transfer control instruction 5-26

internal

SCRIPTS RAM 2-18internal RAM

see also SCRIPTS RAM 2-18

interrupt

acknowledge command 2-4handling 2-37instruction 5-28

line (IL) 4-13on-the-fly 5-30on-the-fly (INTF) 4-49on-the-fly instruction 5-28output 6-10

pin (IP) 4-14request 2-37, 3-8signals 3-8

status one (ISTAT1) 4-51status zero (ISTAT0) 4-48

interrupts 2-39

fatal vs. nonfatal interrupts 2-39halting 2-42

IRQ disable bit 2-39masking 2-40

sample interrupt service routine 2-43stacked interrupts 2-41

IRDY/ 3-6

IRQ

disable (IRQD) 4-72mode (IRQM) 4-71

IRQ/ 2-37,3-8 pin 2-40,2-43

issuing cache commands 2-10ISTAT 2-37, 2-43

J

JTAG boundary scan testing 2-23jump

address 5-32

call a relative address 5-29call an absolute address 5-29

control (PMJCTL) 4-95if true/false 5-30instruction 5-26

L

last disconnect (LDSC) 4-47latched SCSI parity

(SDP0L) 4-45

for SD[15:8] (SPL1) 4-47latency 2-9

timer (LT) 4-8LED_CNTL (LEDC) 4-83

load and store instructions 2-22, 5-37prefetch unit and store instructions 2-22

loopback enable 2-23lost arbitration (LOA) 4-43LSI53C700 compatibility (COM) 4-72LSI53C875A

new features 1-3

M

MAC/_TESTOUT 3-11

MAD

bus 2-49

bus programming 3-14pins 2-49

MAD[0] 3-15

MAD[3:1] 3-14

MAD[6:4] 3-14MAD[7:0] 3-12, 3-14MAD[7] 3-14

mailbox one (MBOX1) 4-52mailbox zero (MBOX0) 4-52manual start mode (MAN) 4-68MAS0/ 3-11

MAS1/ 3-11masking 2-40master

control for set or reset pulses (MASR) 4-61data parity error (MDPE) 4-40, 4-69enable (ME) 4-82

parity error enable (MPEE) 4-59

max SCSI synchronous offset (MO[4:0]) 4-33Max_Lat (ML) 4-14

maximum stress ratings 6-2MCE/ 3-11

memory

access control 3-11(MACNTL) 4-81

address strobe 0 3-11address strobe 1 3-11address/data bus 3-12chip enable 3-11

I/O address/DSA offset 5-37move 2-9

move instructions 2-21, 5-32no flush option 2-21

move read selector (MMRS) 4-100move write selector (MMWS) 4-101output enable 3-11

read 2-10,2-11 read caching 2-11 read command 2-5 read line 2-10,2-11

IX-6Index

Page 316
Image 316
LSI 53C875A technical manual IX-6Index