PCI and External Memory InterfaceTiming Diagrams 6-45

Figure 6.27 Normal/Fast Memory (=128 Kbytes) Multiple Byte Access R ead Cycle(Cont.)
MAD
(AddrDriven by LSI53 C875A;
MAS1/
(Drivenby LSI53C875A)
MAS0/
(Drivenby LSI53C875A)
MCE/
(Drivenby LSI53C875A)
MOE/
(Drivenby LSI53C875A)
MWE/
(Drivenby LSI53C875A)
15 18 20 22 24 26 28 30
Datadriven by Memory)
CLK
(Drivenby System)
PAR
(Drivenby LSI53C875A-
IRDY/
(Drivenby Master)
TRDY/
(Drivenby LSI53C875A)
STOP/
(Drivenby LSI53C875A)
DEVSEL/
(Drivenby LSI53C875A)
AD
(Drivenby LSI53C875A-
C_BE[3:0]/
(Drivenby Master)
FRAME/
(Drivenby Master)
Master-Addr; Data)
Master-Addr; Data)
16 32
DataIn
ByteEnable
Out
DataIn
Lower
Address
DataIn