6-18 Electrical Specifications

Figure 6.14 64-Bit Address Operating Register/SCRIPTS RAM WriteTable 6.20 64-Bit Address Operating Register/SCRIPTS RAM Write
Symbol Parameter Min Max Unit
t1Shared signal input setuptime 7 ns
t2Shared signal input hold time 0 ns
t3CLK to shared signal output valid 11 ns
Bus
Addr
Lo Addr
Hi DataIn
In
t2
t3
CLK
(Drivenby System)
FRAME/
(Drivenby Maste r)
AD
(Drivenby Maste r)
C_BE/
(Drivenby Maste r)
PAR
(Drivenby Maste r)
IRDY/
(Drivenby Maste r)
TRDY/
(Drivenby LSI53C875A)
STOP/
(Drivenby LSI53C875A)
DEVSEL/
(Drivenby LSI53C875A)
CMD ByteEnable
InIn
Dual
Addr
t1
t1
t1
t1t1
t1
t1
t1
t2
t2
t2
t2
t2
t3
t2
t2
t2