
www.ti.com | EMAC Port Registers |
5.47 Receive Channel
The receive channel
Figure 89. Receive Channel n DMA Head Descriptor Pointer Register (RXnHDP)
31 | 16 |
| RXnHDP |
|
|
| |
15 | 0 |
RXnHDP
LEGEND: R/W = Read/Write;
Table 83. Receive Channel n DMA Head Descriptor Pointer Register (RXnHDP) Field Descriptions
Bit | Field | Value | Description |
|
|
|
|
RXnHDP |
| Receive channel n DMA Head Descriptor pointer. Writing a receive DMA buffer descriptor address | |
|
|
| to this location allows receive DMA operations in the selected channel when a channel frame is |
|
|
| received. Writing to these locations when they are nonzero is an error (except at reset). Host |
|
|
| software must initialize these locations to zero on reset. |
|
|
|
|
SPRUEF8F | C6472/TCI6486 EMAC/MDIO | 145 |
Submit Documentation Feedback |
|
|
Copyright ©