MDIO Registers | www.ti.com |
4.7MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)
The MDIO link status change interrupt (masked) register (LINKINTMASKED) is shown in Figure 34 and described in Table 27.
Figure 34. MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)
31 |
| 16 | |
Reserved |
|
|
|
|
|
|
|
|
|
| |
15 | 2 | 1 | 0 |
|
|
|
|
Reserved |
| LINKINT |
|
| MASKED | ||
|
| ||
|
|
|
|
|
|
LEGEND: R = Read only; R/WC = Read/Write 1 to clear;
Table 27. MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED) Field
Descriptions
Bit | Field | Value | Description |
|
|
|
|
| Reserved | 0 | Reserved |
|
|
|
|
LINKINTMASKED |
| MDIO Link change interrupt, masked value. hen asserted, a bit indicates that there was an MDIO | |
|
|
| link change event (a change in the LINK register) corresponding to the PHY address in the |
|
|
| USERPHYSEL register and the corresponding LINKINTENB bit was set. LINKINTRAW[0] and |
|
|
| LINKINTRAW[1] correspond to USERPHYSEL0 and USERPHYSEL1, respectively. Writing a 1 will |
|
|
| clear the event and writing 0 has no effect. |
|
|
|
|
82 | C6472/TCI6486 EMAC/MDIO | SPRUEF8F |
|
| Submit Documentation Feedback |
Copyright ©