MPC5200B Users Guide, Rev. 1
3-2 Freescale Semiconductor
Internal Register Memory Map
3.2 Internal Register Memory Map

Table3-1 . Internal Register Memory Map

Address Name Description Reference
MBAR + 0x0000 MM Memory Map Registers Section 3.3.3
MBAR + 0x0 100 SDRAM SDRAM Memory Controller registers. Section 8.7
MBAR + 0x0200 CDM Clock Distribution Module registers. Section 5.5
MBAR + 0x0 300 CSC Chip Select Controller registers. Section 9.7.1
MBAR + 0x0500 ICTL Interrupt Controller registers. Section 7.2.4
MBAR + 0x0600 GPT General Purpose Timer registers. Section 7.4.4
MBAR + 0x0700 SLT Slice Time registers. Section 7.5.1
MBAR + 0x0 800 RTC Real-Time Clock registers. Section 7.6.3
MBAR + 0x0900 CAN MSCAN registers. Section 19.5.2
MBAR + 0x0B00 GPS GPIO Standard registers Section 7.3.2.1
MBAR + 0x0C0 0 GPW GPIO Wake up registers. Section 7.3.2.2
MBAR + 0x0D0 0 PCI PCI XLB Configuration registers Section 10.3
MBAR + 0x0F00 SPI Serial Peripheral Interface registers. Section 17.3
MBAR + 0x1000 USB Universal Serial Bus registers. Section 12.4
MBAR + 0x1200 BDMA BestComm DMA registers. Section 13.15
MBAR + 0x1300 BDLC J1850 (BDLC) registers Section 20.7
MBAR + 0x1F00 XLARB XL BUS ARBITRATION Registers Section 16.2
MBAR + 0x2000 PSC1 Programmable Serial Controller 1 registers. Section 15.2
MBAR + 0x2200 PSC2 Programmable Serial Controller 2 registers. Section 15.2
MBAR + 0x2400 PSC3 Programmable Serial Controller 3 registers. Section 15.2
MBAR + 0x2600 PSC4 Programmable Serial Controller 4 registers. Section 15.2
MBAR + 0x2800 PSC5 Programmable Serial Controller 5 registers. Section 15.2
MBAR + 0x2C0 0 PSC6 Programmable Serial Controller 6 / Infra-Red Data
Association registers.
Section 15.2
MBAR + 0x3000 ETH Ethernet registers. Section 14.5
MBAR + 0x3800 BPCI BestComm DMA PCI registers. Section 10.3.3
MBAR + 0x3A0 0 ATA Advanced Technology Attachment registers. Section 11.3.1
Section 11.3.2
Section 11.3.3
MBAR + 0x3C00 BLPC BestComm DMA LocalPlus registers Section 9.7.2
MBAR + 0x3D00 I2C Inter-Integrated Circuit registers. Section 18.3
MBAR + 0x8000 SRAM On-chip Static RAM memory locations. Section 13.16