General Purpose Timers (GPT)
MPC5200B Users Guide, Rev. 1
Freescale Semiconductor 7-61
7.4.4.4 GPT 0 Status Register—MBAR + 0x060CGPT 1 Status Register—MBAR + 0x061CGPT 2 Status Register—MBAR + 0x062CGPT 3 Status Register—MBAR + 0x063CGPT 4 Status Register—MBAR + 0x064CGPT 5 Status Register—MBAR + 0x065CGPT 6 Status Register—MBAR + 0x066CGPT 7 Status Register—MBAR + 0x067C
This is a read-only register.
23 PWMOP Pulse Width Mode Output Polarity—Defines PWM output polarity for OFF time. Opposite state is
ON time polarity. PWM cycles begin with ON time.
24:30 — Reserved
31 LOAD Bit forces immediate period update. Bit auto clears itself. A new period begins immediately with
the current count and width settings.
If LOAD = 0, new count or width settings are not updated until end of current period.
Note: Prescale setting is not part of this process. Changing prescale value while PWM is active
causes unpredictable results for the period in which it was changed. The same is true for
PWMOP bit.

Table7-50. GPT 0 Status Register

GPT 1 Status Register

GPT 2 Status Register

GPT 3 Status Register

GPT 4 Status Register

GPT 5 Status Register

GPT 6 Status Register

GPT 7 Status Register

msb 0123456789101112 13 14 15
R CAPTURE
W
RESET:0 000000000000000
16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 lsb
RRsvd OVF Reserved PIN Reserved TEXP PWMP COMP CAFT
W
RESET:0 000000000000 0 0 0
Bit Name Description
0:15 Capture Read of internal counter, latch at reference event. This is pertinent only in IC mode, in which case
it represents the count value at the time the Input Event occurred. Capture status does not
shadow the internal counter while an event is pending, it is updated only at the time the Input
Event occurs.
Note: If ICT is set to 11, which is Pulse Capture Mode, the Capture value records the width of
the pulse. Also, the Stop_Cont bit is irrelevant in Pulse Capture Mode, operation is as if
Stop_Cont were 0.
16 — Reserved
Bit Name Description