Signal Descriptions

3.4Secondary PCI Bus Interface 64-Bit Extension

Signals

Table 9 describes the secondary PCI bus interface 64-bit extension signals. The letters in the “Type” column are described in Table 1.

Table 9. Secondary PCI Bus Interface 64-Bit Extension Signals (Sheet 1 of 2)

Signal Name

Type

Description

 

 

 

 

 

Secondary PCI interface acknowledge 64-bit transfer.

 

 

Signal s_ack64_l should never be driven when s_req64_l is not driven.

s_ack64_l

STS

Signal s_ack64_l is asserted by the target only when s_req64_l is asserted by the

initiator, to indicate the target’s ability to transfer data using 64 bits.

 

 

 

 

Signal s_ack64_l has the same timing as s_devsel_l. When deasserting,

 

 

s_ack64_l is driven to a deasserted state for one clock cycle and is then sustained

 

 

by an external pull-up resistor.

 

 

 

 

 

Secondary PCI interface address and data upper 32 bits.

 

 

The 21555 does not bus park these pins. These pins are tristated during the

 

 

assertion of s_rst_l. Signals s_ad[63:32] are driven to a valid value when the 64-bit

 

 

extension is disabled (s_req64_l is deasserted during s_rst_l assertion).

 

 

This multiplexed address and data bus provides an additional 32 bits to the

 

 

secondary interface. During the address phase or phases of a transaction, when the

s_ad[63:32]

TS

dual-address command is used and s_req64_l is asserted, the initiator drives the

upper 32 bits of a 64-bit address; otherwise, these bits are undefined, and the

 

 

 

 

initiator drives a valid logic level onto the pins. During the data phases of a

 

 

transaction, the initiator drives the upper 32 bits of 64-bit write data, or the target

 

 

drives the upper 32 bits of 64-bit read data, when s_req64_l and s_ack64_l are

 

 

both asserted.

 

 

When not driven, signals s_ad[63:32] are pulled up to a valid logic level through

 

 

external resistors.

 

 

 

 

 

Secondary PCI interface command and byte enables upper 4 bits.

 

 

The 21555 does not bus park these pins. These pins are tristated during the

 

 

assertion of s_rst_l. Signals s_cbe_l[7:4] are driven to a valid value when the

 

 

64-bit extension is disabled (s_req64_l is deasserted during s_rst_l assertion).

 

 

These signals are a multiplexed command field and byte enable field. During the

s_cbe_l[7:4]

TS

address phase or phases of a transaction, when the dual-address command is used

and s_req64_l is asserted, the initiator drives the transaction type on s_cbe_l[7:4];

 

 

otherwise, these bits are undefined, and the initiator drives a valid logic level onto

 

 

the pins. For both read and write transactions, the initiator drives byte enables for

 

 

the s_ad[63:32] data bits on s_cbe_l[7:4] during the data phases, when s_req64_l

 

 

and s_ack64_l are both asserted.

 

 

When not driven, signals s_cbe_l[7:4] are pulled up to a valid logic level through

 

 

external resistors.

 

 

 

30

21555 Non-Transparent PCI-to-PCI Bridge User Manual

Page 30
Image 30
Intel 21555 user manual Secondary PCI Bus Interface 64-Bit Extension Signals, Sack64l, Sad6332, Scbel74

21555 specifications

The Intel 21555 is a prominent microprocessor developed by Intel, designed to cater to a variety of computing needs. This processor marks a significant step forward in Intel's lineup and underscores the company's commitment to advancing technology in personal computing, enterprise solutions, and beyond.

One of the standout features of the Intel 21555 is its advanced architecture. It utilizes a multi-core design, enabling improved performance through parallel processing. This architecture allows multiple applications to run seamlessly without a decline in speed. The cores are built on a cutting-edge manufacturing process that enhances energy efficiency while maintaining high clock speeds.

The Intel 21555 supports a wide range of technologies, including Intel Turbo Boost, which enables dynamic adjustments to the processor’s performance based on workload demands. This feature allows the processor to accelerate its speed during intensive tasks, providing users with a responsive experience when it matters the most.

Another key characteristic of the Intel 21555 is its support for integrated graphics. With Intel UHD Graphics technology, users can enjoy enhanced visuals for everyday tasks such as video playback, web browsing, and light gaming. This eliminates the need for a separate graphics card for many users, particularly in home office or light gaming scenarios.

Security is a significant focus in the design of the Intel 21555. It includes built-in hardware-based security features like Intel Trusted Execution Technology and Secure Boot. These features help protect against various types of threats, ensuring that user data remains secure from malicious attacks.

The Intel 21555 is also optimized for use with Intel's platform technologies, including Intel Optane memory and Intel Rapid Storage Technology. These technologies work together to deliver faster boot times and improved system responsiveness, making computing more efficient for users.

Furthermore, the Intel 21555 is designed to support virtualization technologies, allowing multiple operating systems to run concurrently without compromising performance. This is particularly useful for developers and businesses that rely on virtualization for testing and development environments.

In summary, the Intel 21555 is a powerful and versatile processor that reflects Intel's ongoing innovation in the computing space. With its multi-core architecture, enhanced graphics capabilities, strong security features, and advanced technologies, it stands out as an excellent choice for a wide range of applications, serving both casual users and professionals alike.